Lines Matching refs:registers
66 u8 __iomem *registers; member
186 intel_private.registers = ioremap(reg_addr, KB(64)); in i810_setup()
187 if (!intel_private.registers) in i810_setup()
191 intel_private.registers+I810_PGETBL_CTL); in i810_setup()
195 if ((readl(intel_private.registers+I810_DRAM_CTL) in i810_setup()
207 writel(0, intel_private.registers+I810_PGETBL_CTL); in i810_cleanup()
365 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE); in intel_gtt_stolen_size()
438 pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2); in i965_adjust_pgetbl_size()
440 writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2); in i965_adjust_pgetbl_size()
443 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL); in i965_adjust_pgetbl_size()
446 writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL); in i965_adjust_pgetbl_size()
474 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL); in i965_gtt_total_entries()
565 iounmap(intel_private.registers); in intel_gtt_cleanup()
618 readl(intel_private.registers+I810_PGETBL_CTL) in intel_gtt_init()
640 iounmap(intel_private.registers); in intel_gtt_init()
724 writel(readl(intel_private.registers+I830_HIC) | (1<<31), in i830_chipset_flush()
725 intel_private.registers+I830_HIC); in i830_chipset_flush()
727 while (readl(intel_private.registers+I830_HIC) & (1<<31)) { in i830_chipset_flush()
773 writel(0, intel_private.registers+GFX_FLSH_CNTL); in intel_enable_gtt()
775 reg = intel_private.registers+I810_PGETBL_CTL; in intel_enable_gtt()
785 writel(0, intel_private.registers+GFX_FLSH_CNTL); in intel_enable_gtt()
797 intel_private.registers = ioremap(reg_addr, KB(64)); in i830_setup()
798 if (!intel_private.registers) in i830_setup()
1138 intel_private.registers = ioremap(reg_addr, size); in i9xx_setup()
1139 if (!intel_private.registers) in i9xx_setup()