Lines Matching refs:input_rate

524 	for (sel = pll->params->freq_table; sel->input_rate != 0; sel++)  in _get_table_rate()
525 if (sel->input_rate == parent_rate && in _get_table_rate()
529 if (sel->input_rate == 0) in _get_table_rate()
540 cfg->input_rate = sel->input_rate; in _get_table_rate()
942 unsigned long input_rate = clk_hw_get_rate(clk_hw_get_parent(hw)); in clk_plle_enable() local
947 if (_get_table_rate(hw, &sel, pll->params->fixed_rate, input_rate)) in clk_plle_enable()
1079 unsigned long flags = 0, input_rate; in clk_pllu_enable() local
1089 input_rate = clk_hw_get_rate(osc); in clk_pllu_enable()
1102 if (input_rate == utmi_parameters[i].osc_frequency) { in clk_pllu_enable()
1110 input_rate); in clk_pllu_enable()
1192 cfg->input_rate = parent_rate; in _calc_dynamic_ramp_rate()
1211 u16 tegra_pll_get_fixed_mdiv(struct clk_hw *hw, unsigned long input_rate) in tegra_pll_get_fixed_mdiv() argument
1215 return (u16)_pll_fixed_mdiv(pll->params, input_rate); in tegra_pll_get_fixed_mdiv()
1407 unsigned long input_rate, u32 n) in _pllcx_update_dynamic_coef() argument
1411 switch (input_rate) { in _pllcx_update_dynamic_coef()
1427 __func__, input_rate); in _pllcx_update_dynamic_coef()
1570 unsigned long input_rate = clk_hw_get_rate(clk_hw_get_parent(hw)); in clk_plle_tegra114_enable() local
1572 if (_get_table_rate(hw, &sel, pll->params->fixed_rate, input_rate)) in clk_plle_tegra114_enable()
1697 unsigned long flags = 0, input_rate; in clk_pllu_tegra114_enable() local
1707 input_rate = clk_hw_get_rate(__clk_get_hw(osc)); in clk_pllu_tegra114_enable()
1720 if (input_rate == utmi_parameters[i].osc_frequency) { in clk_pllu_tegra114_enable()
1728 input_rate); in clk_pllu_tegra114_enable()
2390 unsigned long input_rate = clk_hw_get_rate(clk_hw_get_parent(hw)); in clk_plle_tegra210_enable() local
2392 if (_get_table_rate(hw, &sel, pll->params->fixed_rate, input_rate)) in clk_plle_tegra210_enable()