/* * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved. * * Permission to use, copy, modify, and/or distribute this software for any * purpose with or without fee is hereby granted, provided that the above * copyright notice and this permission notice appear in all copies. * * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. */ #ifndef _PHYRX_L_SIG_B_H_ #define _PHYRX_L_SIG_B_H_ #if !defined(__ASSEMBLER__) #endif #include "l_sig_b_info.h" #define NUM_OF_DWORDS_PHYRX_L_SIG_B 2 #define NUM_OF_QWORDS_PHYRX_L_SIG_B 1 struct phyrx_l_sig_b { #ifndef WIFI_BIT_ORDER_BIG_ENDIAN struct l_sig_b_info phyrx_l_sig_b_info_details; uint32_t tlv64_padding : 32; // [31:0] #else struct l_sig_b_info phyrx_l_sig_b_info_details; uint32_t tlv64_padding : 32; // [31:0] #endif }; /* Description PHYRX_L_SIG_B_INFO_DETAILS See detailed description of the STRUCT */ /* Description RATE DSSS 1 Mbps long DSSS 2 Mbps long CCK 5.5 Mbps long CCK 11 Mbps long DSSS 2 Mbps short CCK 5.5 Mbps short CCK 11 Mbps short */ #define PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET 0x0000000000000000 #define PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RATE_LSB 0 #define PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RATE_MSB 3 #define PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RATE_MASK 0x000000000000000f /* Description LENGTH The length indicates the number of octets in this MPDU. */ #define PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_LENGTH_OFFSET 0x0000000000000000 #define PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_LENGTH_LSB 4 #define PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_LENGTH_MSB 15 #define PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_LENGTH_MASK 0x000000000000fff0 /* Description RESERVED Reserved: Should be set to 0 by the transmitting MAC and ignored by the PHY */ #define PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RESERVED_OFFSET 0x0000000000000000 #define PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RESERVED_LSB 16 #define PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RESERVED_MSB 30 #define PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RESERVED_MASK 0x000000007fff0000 /* Description RX_INTEGRITY_CHECK_PASSED TX side: Set to 0 RX side: Set to 1 if PHY determines the .11b PHY header CRC check has passed, else set to 0 */ #define PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RX_INTEGRITY_CHECK_PASSED_OFFSET 0x0000000000000000 #define PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RX_INTEGRITY_CHECK_PASSED_LSB 31 #define PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RX_INTEGRITY_CHECK_PASSED_MSB 31 #define PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RX_INTEGRITY_CHECK_PASSED_MASK 0x0000000080000000 /* Description TLV64_PADDING Automatic DWORD padding inserted while converting TLV32 to TLV64 for 64 bit ARCH */ #define PHYRX_L_SIG_B_TLV64_PADDING_OFFSET 0x0000000000000000 #define PHYRX_L_SIG_B_TLV64_PADDING_LSB 32 #define PHYRX_L_SIG_B_TLV64_PADDING_MSB 63 #define PHYRX_L_SIG_B_TLV64_PADDING_MASK 0xffffffff00000000 #endif // PHYRX_L_SIG_B