1 /* 2 * Copyright (c) 2020 The Linux Foundation. All rights reserved. 3 * Copyright (c) 2022, Qualcomm Innovation Center, Inc. All rights reserved. 4 * 5 * Permission to use, copy, modify, and/or distribute this software for any 6 * purpose with or without fee is hereby granted, provided that the above 7 * copyright notice and this permission notice appear in all copies. 8 * 9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 12 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 14 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 15 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 16 */ 17 18 #if defined(QCN9160_HEADERS_DEF) 19 20 #undef UMAC 21 #define WLAN_HEADERS 1 22 #include "lithium_top_reg.h" 23 #include "wfss_ce_reg_seq_hwioreg.h" 24 #include "wcss_version.h" 25 26 #define MISSING 0 27 28 #define SOC_RESET_CONTROL_OFFSET MISSING 29 #define GPIO_PIN0_OFFSET MISSING 30 #define GPIO_PIN1_OFFSET MISSING 31 #define GPIO_PIN0_CONFIG_MASK MISSING 32 #define GPIO_PIN1_CONFIG_MASK MISSING 33 #define LOCAL_SCRATCH_OFFSET 0x18 34 #define GPIO_PIN10_OFFSET MISSING 35 #define GPIO_PIN11_OFFSET MISSING 36 #define GPIO_PIN12_OFFSET MISSING 37 #define GPIO_PIN13_OFFSET MISSING 38 #define MBOX_BASE_ADDRESS MISSING 39 #define INT_STATUS_ENABLE_ERROR_LSB MISSING 40 #define INT_STATUS_ENABLE_ERROR_MASK MISSING 41 #define INT_STATUS_ENABLE_CPU_LSB MISSING 42 #define INT_STATUS_ENABLE_CPU_MASK MISSING 43 #define INT_STATUS_ENABLE_COUNTER_LSB MISSING 44 #define INT_STATUS_ENABLE_COUNTER_MASK MISSING 45 #define INT_STATUS_ENABLE_MBOX_DATA_LSB MISSING 46 #define INT_STATUS_ENABLE_MBOX_DATA_MASK MISSING 47 #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_LSB MISSING 48 #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_MASK MISSING 49 #define ERROR_STATUS_ENABLE_TX_OVERFLOW_LSB MISSING 50 #define ERROR_STATUS_ENABLE_TX_OVERFLOW_MASK MISSING 51 #define COUNTER_INT_STATUS_ENABLE_BIT_LSB MISSING 52 #define COUNTER_INT_STATUS_ENABLE_BIT_MASK MISSING 53 #define INT_STATUS_ENABLE_ADDRESS MISSING 54 #define CPU_INT_STATUS_ENABLE_BIT_LSB MISSING 55 #define CPU_INT_STATUS_ENABLE_BIT_MASK MISSING 56 #define HOST_INT_STATUS_ADDRESS MISSING 57 #define CPU_INT_STATUS_ADDRESS MISSING 58 #define ERROR_INT_STATUS_ADDRESS MISSING 59 #define ERROR_INT_STATUS_WAKEUP_MASK MISSING 60 #define ERROR_INT_STATUS_WAKEUP_LSB MISSING 61 #define ERROR_INT_STATUS_RX_UNDERFLOW_MASK MISSING 62 #define ERROR_INT_STATUS_RX_UNDERFLOW_LSB MISSING 63 #define ERROR_INT_STATUS_TX_OVERFLOW_MASK MISSING 64 #define ERROR_INT_STATUS_TX_OVERFLOW_LSB MISSING 65 #define COUNT_DEC_ADDRESS MISSING 66 #define HOST_INT_STATUS_CPU_MASK MISSING 67 #define HOST_INT_STATUS_CPU_LSB MISSING 68 #define HOST_INT_STATUS_ERROR_MASK MISSING 69 #define HOST_INT_STATUS_ERROR_LSB MISSING 70 #define HOST_INT_STATUS_COUNTER_MASK MISSING 71 #define HOST_INT_STATUS_COUNTER_LSB MISSING 72 #define RX_LOOKAHEAD_VALID_ADDRESS MISSING 73 #define WINDOW_DATA_ADDRESS MISSING 74 #define WINDOW_READ_ADDR_ADDRESS MISSING 75 #define WINDOW_WRITE_ADDR_ADDRESS MISSING 76 /* GPIO Register */ 77 #define GPIO_ENABLE_W1TS_LOW_ADDRESS MISSING 78 #define GPIO_PIN0_CONFIG_LSB MISSING 79 #define GPIO_PIN0_PAD_PULL_LSB MISSING 80 #define GPIO_PIN0_PAD_PULL_MASK MISSING 81 /* SI reg */ 82 #define SI_CONFIG_ERR_INT_MASK MISSING 83 #define SI_CONFIG_ERR_INT_LSB MISSING 84 85 #define RTC_SOC_BASE_ADDRESS MISSING 86 #define RTC_WMAC_BASE_ADDRESS MISSING 87 #define SOC_CORE_BASE_ADDRESS MISSING 88 #define WLAN_MAC_BASE_ADDRESS MISSING 89 #define GPIO_BASE_ADDRESS MISSING 90 #define ANALOG_INTF_BASE_ADDRESS MISSING 91 #define CE0_BASE_ADDRESS MISSING 92 #define CE1_BASE_ADDRESS MISSING 93 #define CE_COUNT 12 94 #define CE_WRAPPER_BASE_ADDRESS MISSING 95 #define SI_BASE_ADDRESS MISSING 96 #define DRAM_BASE_ADDRESS MISSING 97 98 #define WLAN_SYSTEM_SLEEP_DISABLE_LSB MISSING 99 #define WLAN_SYSTEM_SLEEP_DISABLE_MASK MISSING 100 #define CLOCK_CONTROL_OFFSET MISSING 101 #define CLOCK_CONTROL_SI0_CLK_MASK MISSING 102 #define RESET_CONTROL_SI0_RST_MASK MISSING 103 #define WLAN_RESET_CONTROL_OFFSET MISSING 104 #define WLAN_RESET_CONTROL_COLD_RST_MASK MISSING 105 #define WLAN_RESET_CONTROL_WARM_RST_MASK MISSING 106 #define CPU_CLOCK_OFFSET MISSING 107 108 #define CPU_CLOCK_STANDARD_LSB MISSING 109 #define CPU_CLOCK_STANDARD_MASK MISSING 110 #define LPO_CAL_ENABLE_LSB MISSING 111 #define LPO_CAL_ENABLE_MASK MISSING 112 #define WLAN_SYSTEM_SLEEP_OFFSET MISSING 113 114 #define SOC_CHIP_ID_ADDRESS MISSING 115 #define SOC_CHIP_ID_REVISION_MASK MISSING 116 #define SOC_CHIP_ID_REVISION_LSB MISSING 117 #define SOC_CHIP_ID_REVISION_MSB MISSING 118 119 #define FW_IND_EVENT_PENDING MISSING 120 #define FW_IND_INITIALIZED MISSING 121 122 #define MSDU_LINK_EXT_3_TCP_OVER_IPV4_CHECKSUM_EN_MASK MISSING 123 #define MSDU_LINK_EXT_3_TCP_OVER_IPV6_CHECKSUM_EN_MASK MISSING 124 #define MSDU_LINK_EXT_3_UDP_OVER_IPV4_CHECKSUM_EN_MASK MISSING 125 #define MSDU_LINK_EXT_3_UDP_OVER_IPV6_CHECKSUM_EN_MASK MISSING 126 #define MSDU_LINK_EXT_3_TCP_OVER_IPV4_CHECKSUM_EN_LSB MISSING 127 #define MSDU_LINK_EXT_3_TCP_OVER_IPV6_CHECKSUM_EN_LSB MISSING 128 #define MSDU_LINK_EXT_3_UDP_OVER_IPV4_CHECKSUM_EN_LSB MISSING 129 #define MSDU_LINK_EXT_3_UDP_OVER_IPV6_CHECKSUM_EN_LSB MISSING 130 131 #define SR_WR_INDEX_ADDRESS MISSING 132 #define DST_WATERMARK_ADDRESS MISSING 133 134 #define DST_WR_INDEX_ADDRESS MISSING 135 #define SRC_WATERMARK_ADDRESS MISSING 136 #define SRC_WATERMARK_LOW_MASK MISSING 137 #define SRC_WATERMARK_HIGH_MASK MISSING 138 #define DST_WATERMARK_LOW_MASK MISSING 139 #define DST_WATERMARK_HIGH_MASK MISSING 140 #define CURRENT_SRRI_ADDRESS MISSING 141 #define CURRENT_DRRI_ADDRESS MISSING 142 #define HOST_IS_SRC_RING_HIGH_WATERMARK_MASK MISSING 143 #define HOST_IS_SRC_RING_LOW_WATERMARK_MASK MISSING 144 #define HOST_IS_DST_RING_HIGH_WATERMARK_MASK MISSING 145 #define HOST_IS_DST_RING_LOW_WATERMARK_MASK MISSING 146 #define HOST_IS_ADDRESS MISSING 147 #define MISC_IS_ADDRESS MISSING 148 #define HOST_IS_COPY_COMPLETE_MASK MISSING 149 #define CE_WRAPPER_BASE_ADDRESS MISSING 150 #define CE_WRAPPER_INTERRUPT_SUMMARY_ADDRESS MISSING 151 #define CE_DDR_ADDRESS_FOR_RRI_LOW MISSING 152 #define CE_DDR_ADDRESS_FOR_RRI_HIGH MISSING 153 154 #define HOST_IE_ADDRESS \ 155 HWIO_HOST_SOC_CE_COMMON_WFSS_CE_COMMON_R0_CE_HOST_IE_0_ADDR 156 #define HOST_IE_ADDRESS_2 \ 157 HWIO_HOST_SOC_CE_COMMON_WFSS_CE_COMMON_R0_CE_HOST_IE_1_ADDR 158 159 #define HOST_IE_COPY_COMPLETE_MASK MISSING 160 #define SR_BA_ADDRESS MISSING 161 #define SR_BA_ADDRESS_HIGH MISSING 162 #define SR_SIZE_ADDRESS MISSING 163 #define CE_CTRL1_ADDRESS MISSING 164 #define CE_CTRL1_DMAX_LENGTH_MASK MISSING 165 #define DR_BA_ADDRESS MISSING 166 #define DR_BA_ADDRESS_HIGH MISSING 167 #define DR_SIZE_ADDRESS MISSING 168 #define CE_CMD_REGISTER MISSING 169 #define CE_MSI_ADDRESS MISSING 170 #define CE_MSI_ADDRESS_HIGH MISSING 171 #define CE_MSI_DATA MISSING 172 #define CE_MSI_ENABLE_BIT MISSING 173 #define MISC_IE_ADDRESS MISSING 174 #define MISC_IS_AXI_ERR_MASK MISSING 175 #define MISC_IS_DST_ADDR_ERR_MASK MISSING 176 #define MISC_IS_SRC_LEN_ERR_MASK MISSING 177 #define MISC_IS_DST_MAX_LEN_VIO_MASK MISSING 178 #define MISC_IS_DST_RING_OVERFLOW_MASK MISSING 179 #define MISC_IS_SRC_RING_OVERFLOW_MASK MISSING 180 #define SRC_WATERMARK_LOW_LSB MISSING 181 #define SRC_WATERMARK_HIGH_LSB MISSING 182 #define DST_WATERMARK_LOW_LSB MISSING 183 #define DST_WATERMARK_HIGH_LSB MISSING 184 #define CE_WRAPPER_INTERRUPT_SUMMARY_HOST_MSI_MASK MISSING 185 #define CE_WRAPPER_INTERRUPT_SUMMARY_HOST_MSI_LSB MISSING 186 #define CE_CTRL1_DMAX_LENGTH_LSB MISSING 187 #define CE_CTRL1_SRC_RING_BYTE_SWAP_EN_MASK MISSING 188 #define CE_CTRL1_DST_RING_BYTE_SWAP_EN_MASK MISSING 189 #define CE_CTRL1_SRC_RING_BYTE_SWAP_EN_LSB MISSING 190 #define CE_CTRL1_DST_RING_BYTE_SWAP_EN_LSB MISSING 191 #define CE_CTRL1_IDX_UPD_EN_MASK MISSING 192 #define CE_WRAPPER_DEBUG_OFFSET MISSING 193 #define CE_WRAPPER_DEBUG_SEL_MSB MISSING 194 #define CE_WRAPPER_DEBUG_SEL_LSB MISSING 195 #define CE_WRAPPER_DEBUG_SEL_MASK MISSING 196 #define CE_DEBUG_OFFSET MISSING 197 #define CE_DEBUG_SEL_MSB MISSING 198 #define CE_DEBUG_SEL_LSB MISSING 199 #define CE_DEBUG_SEL_MASK MISSING 200 #define CE0_BASE_ADDRESS MISSING 201 #define CE1_BASE_ADDRESS MISSING 202 #define A_WIFI_APB_3_A_WCMN_APPS_CE_INTR_ENABLES MISSING 203 #define A_WIFI_APB_3_A_WCMN_APPS_CE_INTR_STATUS MISSING 204 205 #define QCN9160_BOARD_DATA_SZ MISSING 206 #define QCN9160_BOARD_EXT_DATA_SZ MISSING 207 208 #define MY_TARGET_DEF QCN9160_TARGETDEF 209 #define MY_HOST_DEF QCN9160_HOSTDEF 210 #define MY_CEREG_DEF QCN9160_CE_TARGETDEF 211 #define MY_TARGET_BOARD_DATA_SZ QCN9160_BOARD_DATA_SZ 212 #define MY_TARGET_BOARD_EXT_DATA_SZ QCN9160_BOARD_EXT_DATA_SZ 213 #include "targetdef.h" 214 #include "hostdef.h" 215 #else 216 #include "common_drv.h" 217 #include "targetdef.h" 218 #include "hostdef.h" 219 struct targetdef_s *QCN9160_TARGETDEF; 220 struct hostdef_s *QCN9160_HOSTDEF; 221 #endif /*QCN9160_HEADERS_DEF */ 222