Home
last modified time | relevance | path

Searched refs:CLK_TOP_APLL_DIV5 (Results 1 – 2 of 2) sorted by relevance

/linux-4.19.296/include/dt-bindings/clock/
Dmt2712-clk.h214 #define CLK_TOP_APLL_DIV5 175 macro
/linux-4.19.296/drivers/clk/mediatek/
Dclk-mt2712.c947 DIV_ADJ(CLK_TOP_APLL_DIV5, "apll_div5", "i2si1_sel", 0x128, 8, 8),