Searched refs:CLK_TOP_APLL_SEL (Results 1 – 6 of 6) sorted by relevance
/linux-4.19.296/include/dt-bindings/clock/ |
D | mt8135-clk.h | 110 #define CLK_TOP_APLL_SEL 91 macro
|
D | mt2712-clk.h | 178 #define CLK_TOP_APLL_SEL 139 macro
|
D | mt2701-clk.h | 115 #define CLK_TOP_APLL_SEL 96 macro
|
/linux-4.19.296/drivers/clk/mediatek/ |
D | clk-mt8135.c | 401 MUX_GATE(CLK_TOP_APLL_SEL, "apll_sel", apll_parents, 0x0168, 16, 3, 23),
|
D | clk-mt2701.c | 550 MUX_GATE(CLK_TOP_APLL_SEL, "apll_sel", apll_parents,
|
D | clk-mt2712.c | 832 MUX_GATE(CLK_TOP_APLL_SEL, "apll_sel",
|