1 /*
2  *  pxa2xx_ssp.h
3  *
4  *  Copyright (C) 2003 Russell King, All Rights Reserved.
5  *
6  * This program is free software; you can redistribute it and/or modify
7  * it under the terms of the GNU General Public License version 2 as
8  * published by the Free Software Foundation.
9  *
10  * This driver supports the following PXA CPU/SSP ports:-
11  *
12  *       PXA250     SSP
13  *       PXA255     SSP, NSSP
14  *       PXA26x     SSP, NSSP, ASSP
15  *       PXA27x     SSP1, SSP2, SSP3
16  *       PXA3xx     SSP1, SSP2, SSP3, SSP4
17  */
18 
19 #ifndef __LINUX_SSP_H
20 #define __LINUX_SSP_H
21 
22 #include <linux/list.h>
23 #include <linux/io.h>
24 #include <linux/of.h>
25 
26 
27 /*
28  * SSP Serial Port Registers
29  * PXA250, PXA255, PXA26x and PXA27x SSP controllers are all slightly different.
30  * PXA255, PXA26x and PXA27x have extra ports, registers and bits.
31  */
32 
33 #define SSCR0		(0x00)  /* SSP Control Register 0 */
34 #define SSCR1		(0x04)  /* SSP Control Register 1 */
35 #define SSSR		(0x08)  /* SSP Status Register */
36 #define SSITR		(0x0C)  /* SSP Interrupt Test Register */
37 #define SSDR		(0x10)  /* SSP Data Write/Data Read Register */
38 
39 #define SSTO		(0x28)  /* SSP Time Out Register */
40 #define DDS_RATE	(0x28)  /* SSP DDS Clock Rate Register (Intel Quark) */
41 #define SSPSP		(0x2C)  /* SSP Programmable Serial Protocol */
42 #define SSTSA		(0x30)  /* SSP Tx Timeslot Active */
43 #define SSRSA		(0x34)  /* SSP Rx Timeslot Active */
44 #define SSTSS		(0x38)  /* SSP Timeslot Status */
45 #define SSACD		(0x3C)  /* SSP Audio Clock Divider */
46 #define SSACDD		(0x40)	/* SSP Audio Clock Dither Divider */
47 
48 /* Common PXA2xx bits first */
49 #define SSCR0_DSS	(0x0000000f)	/* Data Size Select (mask) */
50 #define SSCR0_DataSize(x)  ((x) - 1)	/* Data Size Select [4..16] */
51 #define SSCR0_FRF	(0x00000030)	/* FRame Format (mask) */
52 #define SSCR0_Motorola	(0x0 << 4)	/* Motorola's Serial Peripheral Interface (SPI) */
53 #define SSCR0_TI	(0x1 << 4)	/* Texas Instruments' Synchronous Serial Protocol (SSP) */
54 #define SSCR0_National	(0x2 << 4)	/* National Microwire */
55 #define SSCR0_ECS	(1 << 6)	/* External clock select */
56 #define SSCR0_SSE	(1 << 7)	/* Synchronous Serial Port Enable */
57 #define SSCR0_SCR(x)	((x) << 8)	/* Serial Clock Rate (mask) */
58 
59 /* PXA27x, PXA3xx */
60 #define SSCR0_EDSS	(1 << 20)	/* Extended data size select */
61 #define SSCR0_NCS	(1 << 21)	/* Network clock select */
62 #define SSCR0_RIM	(1 << 22)	/* Receive FIFO overrrun interrupt mask */
63 #define SSCR0_TUM	(1 << 23)	/* Transmit FIFO underrun interrupt mask */
64 #define SSCR0_FRDC	(0x07000000)	/* Frame rate divider control (mask) */
65 #define SSCR0_SlotsPerFrm(x) (((x) - 1) << 24)	/* Time slots per frame [1..8] */
66 #define SSCR0_FPCKE	(1 << 29)	/* FIFO packing enable */
67 #define SSCR0_ACS	(1 << 30)	/* Audio clock select */
68 #define SSCR0_MOD	(1 << 31)	/* Mode (normal or network) */
69 
70 
71 #define SSCR1_RIE	(1 << 0)	/* Receive FIFO Interrupt Enable */
72 #define SSCR1_TIE	(1 << 1)	/* Transmit FIFO Interrupt Enable */
73 #define SSCR1_LBM	(1 << 2)	/* Loop-Back Mode */
74 #define SSCR1_SPO	(1 << 3)	/* Motorola SPI SSPSCLK polarity setting */
75 #define SSCR1_SPH	(1 << 4)	/* Motorola SPI SSPSCLK phase setting */
76 #define SSCR1_MWDS	(1 << 5)	/* Microwire Transmit Data Size */
77 
78 #define SSSR_ALT_FRM_MASK	3	/* Masks the SFRM signal number */
79 #define SSSR_TNF	(1 << 2)	/* Transmit FIFO Not Full */
80 #define SSSR_RNE	(1 << 3)	/* Receive FIFO Not Empty */
81 #define SSSR_BSY	(1 << 4)	/* SSP Busy */
82 #define SSSR_TFS	(1 << 5)	/* Transmit FIFO Service Request */
83 #define SSSR_RFS	(1 << 6)	/* Receive FIFO Service Request */
84 #define SSSR_ROR	(1 << 7)	/* Receive FIFO Overrun */
85 
86 #define RX_THRESH_DFLT	8
87 #define TX_THRESH_DFLT	8
88 
89 #define SSSR_TFL_MASK	(0xf << 8)	/* Transmit FIFO Level mask */
90 #define SSSR_RFL_MASK	(0xf << 12)	/* Receive FIFO Level mask */
91 
92 #define SSCR1_TFT	(0x000003c0)	/* Transmit FIFO Threshold (mask) */
93 #define SSCR1_TxTresh(x) (((x) - 1) << 6)	/* level [1..16] */
94 #define SSCR1_RFT	(0x00003c00)	/* Receive FIFO Threshold (mask) */
95 #define SSCR1_RxTresh(x) (((x) - 1) << 10)	/* level [1..16] */
96 
97 #define RX_THRESH_CE4100_DFLT	2
98 #define TX_THRESH_CE4100_DFLT	2
99 
100 #define CE4100_SSSR_TFL_MASK	(0x3 << 8)	/* Transmit FIFO Level mask */
101 #define CE4100_SSSR_RFL_MASK	(0x3 << 12)	/* Receive FIFO Level mask */
102 
103 #define CE4100_SSCR1_TFT	(0x000000c0)	/* Transmit FIFO Threshold (mask) */
104 #define CE4100_SSCR1_TxTresh(x) (((x) - 1) << 6)	/* level [1..4] */
105 #define CE4100_SSCR1_RFT	(0x00000c00)	/* Receive FIFO Threshold (mask) */
106 #define CE4100_SSCR1_RxTresh(x) (((x) - 1) << 10)	/* level [1..4] */
107 
108 /* QUARK_X1000 SSCR0 bit definition */
109 #define QUARK_X1000_SSCR0_DSS		(0x1F << 0)	/* Data Size Select (mask) */
110 #define QUARK_X1000_SSCR0_DataSize(x)	((x) - 1)	/* Data Size Select [4..32] */
111 #define QUARK_X1000_SSCR0_FRF		(0x3 << 5)	/* FRame Format (mask) */
112 #define QUARK_X1000_SSCR0_Motorola	(0x0 << 5)	/* Motorola's Serial Peripheral Interface (SPI) */
113 
114 #define RX_THRESH_QUARK_X1000_DFLT	1
115 #define TX_THRESH_QUARK_X1000_DFLT	16
116 
117 #define QUARK_X1000_SSSR_TFL_MASK	(0x1F << 8)	/* Transmit FIFO Level mask */
118 #define QUARK_X1000_SSSR_RFL_MASK	(0x1F << 13)	/* Receive FIFO Level mask */
119 
120 #define QUARK_X1000_SSCR1_TFT	(0x1F << 6)	/* Transmit FIFO Threshold (mask) */
121 #define QUARK_X1000_SSCR1_TxTresh(x) (((x) - 1) << 6)	/* level [1..32] */
122 #define QUARK_X1000_SSCR1_RFT	(0x1F << 11)	/* Receive FIFO Threshold (mask) */
123 #define QUARK_X1000_SSCR1_RxTresh(x) (((x) - 1) << 11)	/* level [1..32] */
124 #define QUARK_X1000_SSCR1_STRF	(1 << 17)	/* Select FIFO or EFWR */
125 #define QUARK_X1000_SSCR1_EFWR	(1 << 16)	/* Enable FIFO Write/Read */
126 
127 /* extra bits in PXA255, PXA26x and PXA27x SSP ports */
128 #define SSCR0_TISSP		(1 << 4)	/* TI Sync Serial Protocol */
129 #define SSCR0_PSP		(3 << 4)	/* PSP - Programmable Serial Protocol */
130 #define SSCR1_TTELP		(1 << 31)	/* TXD Tristate Enable Last Phase */
131 #define SSCR1_TTE		(1 << 30)	/* TXD Tristate Enable */
132 #define SSCR1_EBCEI		(1 << 29)	/* Enable Bit Count Error interrupt */
133 #define SSCR1_SCFR		(1 << 28)	/* Slave Clock free Running */
134 #define SSCR1_ECRA		(1 << 27)	/* Enable Clock Request A */
135 #define SSCR1_ECRB		(1 << 26)	/* Enable Clock request B */
136 #define SSCR1_SCLKDIR		(1 << 25)	/* Serial Bit Rate Clock Direction */
137 #define SSCR1_SFRMDIR		(1 << 24)	/* Frame Direction */
138 #define SSCR1_RWOT		(1 << 23)	/* Receive Without Transmit */
139 #define SSCR1_TRAIL		(1 << 22)	/* Trailing Byte */
140 #define SSCR1_TSRE		(1 << 21)	/* Transmit Service Request Enable */
141 #define SSCR1_RSRE		(1 << 20)	/* Receive Service Request Enable */
142 #define SSCR1_TINTE		(1 << 19)	/* Receiver Time-out Interrupt enable */
143 #define SSCR1_PINTE		(1 << 18)	/* Peripheral Trailing Byte Interrupt Enable */
144 #define SSCR1_IFS		(1 << 16)	/* Invert Frame Signal */
145 #define SSCR1_STRF		(1 << 15)	/* Select FIFO or EFWR */
146 #define SSCR1_EFWR		(1 << 14)	/* Enable FIFO Write/Read */
147 
148 #define SSSR_BCE		(1 << 23)	/* Bit Count Error */
149 #define SSSR_CSS		(1 << 22)	/* Clock Synchronisation Status */
150 #define SSSR_TUR		(1 << 21)	/* Transmit FIFO Under Run */
151 #define SSSR_EOC		(1 << 20)	/* End Of Chain */
152 #define SSSR_TINT		(1 << 19)	/* Receiver Time-out Interrupt */
153 #define SSSR_PINT		(1 << 18)	/* Peripheral Trailing Byte Interrupt */
154 
155 
156 #define SSPSP_SCMODE(x)		((x) << 0)	/* Serial Bit Rate Clock Mode */
157 #define SSPSP_SFRMP		(1 << 2)	/* Serial Frame Polarity */
158 #define SSPSP_ETDS		(1 << 3)	/* End of Transfer data State */
159 #define SSPSP_STRTDLY(x)	((x) << 4)	/* Start Delay */
160 #define SSPSP_DMYSTRT(x)	((x) << 7)	/* Dummy Start */
161 #define SSPSP_SFRMDLY(x)	((x) << 9)	/* Serial Frame Delay */
162 #define SSPSP_SFRMWDTH(x)	((x) << 16)	/* Serial Frame Width */
163 #define SSPSP_DMYSTOP(x)	((x) << 23)	/* Dummy Stop */
164 #define SSPSP_FSRT		(1 << 25)	/* Frame Sync Relative Timing */
165 
166 /* PXA3xx */
167 #define SSPSP_EDMYSTRT(x)	((x) << 26)     /* Extended Dummy Start */
168 #define SSPSP_EDMYSTOP(x)	((x) << 28)     /* Extended Dummy Stop */
169 #define SSPSP_TIMING_MASK	(0x7f8001f0)
170 
171 #define SSACD_SCDB		(1 << 3)	/* SSPSYSCLK Divider Bypass */
172 #define SSACD_ACPS(x)		((x) << 4)	/* Audio clock PLL select */
173 #define SSACD_ACDS(x)		((x) << 0)	/* Audio clock divider select */
174 #define SSACD_ACDS_1		(0)
175 #define SSACD_ACDS_2		(1)
176 #define SSACD_ACDS_4		(2)
177 #define SSACD_ACDS_8		(3)
178 #define SSACD_ACDS_16		(4)
179 #define SSACD_ACDS_32		(5)
180 #define SSACD_SCDB_4X		(0)
181 #define SSACD_SCDB_1X		(1)
182 #define SSACD_SCDX8		(1 << 7)	/* SYSCLK division ratio select */
183 
184 /* LPSS SSP */
185 #define SSITF			0x44		/* TX FIFO trigger level */
186 #define SSITF_TxLoThresh(x)	(((x) - 1) << 8)
187 #define SSITF_TxHiThresh(x)	((x) - 1)
188 
189 #define SSIRF			0x48		/* RX FIFO trigger level */
190 #define SSIRF_RxThresh(x)	((x) - 1)
191 
192 enum pxa_ssp_type {
193 	SSP_UNDEFINED = 0,
194 	PXA25x_SSP,  /* pxa 210, 250, 255, 26x */
195 	PXA25x_NSSP, /* pxa 255, 26x (including ASSP) */
196 	PXA27x_SSP,
197 	PXA3xx_SSP,
198 	PXA168_SSP,
199 	PXA910_SSP,
200 	CE4100_SSP,
201 	QUARK_X1000_SSP,
202 	LPSS_LPT_SSP, /* Keep LPSS types sorted with lpss_platforms[] */
203 	LPSS_BYT_SSP,
204 	LPSS_BSW_SSP,
205 	LPSS_SPT_SSP,
206 	LPSS_BXT_SSP,
207 	LPSS_CNL_SSP,
208 };
209 
210 struct ssp_device {
211 	struct platform_device *pdev;
212 	struct list_head	node;
213 
214 	struct clk	*clk;
215 	void __iomem	*mmio_base;
216 	unsigned long	phys_base;
217 
218 	const char	*label;
219 	int		port_id;
220 	int		type;
221 	int		use_count;
222 	int		irq;
223 
224 	struct device_node	*of_node;
225 };
226 
227 /**
228  * pxa_ssp_write_reg - Write to a SSP register
229  *
230  * @dev: SSP device to access
231  * @reg: Register to write to
232  * @val: Value to be written.
233  */
pxa_ssp_write_reg(struct ssp_device * dev,u32 reg,u32 val)234 static inline void pxa_ssp_write_reg(struct ssp_device *dev, u32 reg, u32 val)
235 {
236 	__raw_writel(val, dev->mmio_base + reg);
237 }
238 
239 /**
240  * pxa_ssp_read_reg - Read from a SSP register
241  *
242  * @dev: SSP device to access
243  * @reg: Register to read from
244  */
pxa_ssp_read_reg(struct ssp_device * dev,u32 reg)245 static inline u32 pxa_ssp_read_reg(struct ssp_device *dev, u32 reg)
246 {
247 	return __raw_readl(dev->mmio_base + reg);
248 }
249 
250 #if IS_ENABLED(CONFIG_PXA_SSP)
251 struct ssp_device *pxa_ssp_request(int port, const char *label);
252 void pxa_ssp_free(struct ssp_device *);
253 struct ssp_device *pxa_ssp_request_of(const struct device_node *of_node,
254 				      const char *label);
255 #else
pxa_ssp_request(int port,const char * label)256 static inline struct ssp_device *pxa_ssp_request(int port, const char *label)
257 {
258 	return NULL;
259 }
pxa_ssp_request_of(const struct device_node * n,const char * name)260 static inline struct ssp_device *pxa_ssp_request_of(const struct device_node *n,
261 						    const char *name)
262 {
263 	return NULL;
264 }
pxa_ssp_free(struct ssp_device * ssp)265 static inline void pxa_ssp_free(struct ssp_device *ssp) {}
266 #endif
267 
268 #endif
269