1*5113495bSYour Name /* 2*5113495bSYour Name * Copyright (c) 2022, Qualcomm Innovation Center, Inc. All rights reserved. 3*5113495bSYour Name * 4*5113495bSYour Name * Permission to use, copy, modify, and/or distribute this software for any 5*5113495bSYour Name * purpose with or without fee is hereby granted, provided that the above 6*5113495bSYour Name * copyright notice and this permission notice appear in all copies. 7*5113495bSYour Name * 8*5113495bSYour Name * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 9*5113495bSYour Name * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 10*5113495bSYour Name * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 11*5113495bSYour Name * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 12*5113495bSYour Name * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 13*5113495bSYour Name * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 14*5113495bSYour Name * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 15*5113495bSYour Name */ 16*5113495bSYour Name 17*5113495bSYour Name #ifndef _RX_REO_QUEUE_1K_H_ 18*5113495bSYour Name #define _RX_REO_QUEUE_1K_H_ 19*5113495bSYour Name #if !defined(__ASSEMBLER__) 20*5113495bSYour Name #endif 21*5113495bSYour Name 22*5113495bSYour Name #include "uniform_descriptor_header.h" 23*5113495bSYour Name #define NUM_OF_DWORDS_RX_REO_QUEUE_1K 32 24*5113495bSYour Name 25*5113495bSYour Name struct rx_reo_queue_1k { 26*5113495bSYour Name #ifndef WIFI_BIT_ORDER_BIG_ENDIAN 27*5113495bSYour Name struct uniform_descriptor_header descriptor_header; 28*5113495bSYour Name uint32_t rx_bitmap_319_288 : 32; 29*5113495bSYour Name uint32_t rx_bitmap_351_320 : 32; 30*5113495bSYour Name uint32_t rx_bitmap_383_352 : 32; 31*5113495bSYour Name uint32_t rx_bitmap_415_384 : 32; 32*5113495bSYour Name uint32_t rx_bitmap_447_416 : 32; 33*5113495bSYour Name uint32_t rx_bitmap_479_448 : 32; 34*5113495bSYour Name uint32_t rx_bitmap_511_480 : 32; 35*5113495bSYour Name uint32_t rx_bitmap_543_512 : 32; 36*5113495bSYour Name uint32_t rx_bitmap_575_544 : 32; 37*5113495bSYour Name uint32_t rx_bitmap_607_576 : 32; 38*5113495bSYour Name uint32_t rx_bitmap_639_608 : 32; 39*5113495bSYour Name uint32_t rx_bitmap_671_640 : 32; 40*5113495bSYour Name uint32_t rx_bitmap_703_672 : 32; 41*5113495bSYour Name uint32_t rx_bitmap_735_704 : 32; 42*5113495bSYour Name uint32_t rx_bitmap_767_736 : 32; 43*5113495bSYour Name uint32_t rx_bitmap_799_768 : 32; 44*5113495bSYour Name uint32_t rx_bitmap_831_800 : 32; 45*5113495bSYour Name uint32_t rx_bitmap_863_832 : 32; 46*5113495bSYour Name uint32_t rx_bitmap_895_864 : 32; 47*5113495bSYour Name uint32_t rx_bitmap_927_896 : 32; 48*5113495bSYour Name uint32_t rx_bitmap_959_928 : 32; 49*5113495bSYour Name uint32_t rx_bitmap_991_960 : 32; 50*5113495bSYour Name uint32_t rx_bitmap_1023_992 : 32; 51*5113495bSYour Name uint32_t reserved_24 : 32; 52*5113495bSYour Name uint32_t reserved_25 : 32; 53*5113495bSYour Name uint32_t reserved_26 : 32; 54*5113495bSYour Name uint32_t reserved_27 : 32; 55*5113495bSYour Name uint32_t reserved_28 : 32; 56*5113495bSYour Name uint32_t reserved_29 : 32; 57*5113495bSYour Name uint32_t reserved_30 : 32; 58*5113495bSYour Name uint32_t reserved_31 : 32; 59*5113495bSYour Name #else 60*5113495bSYour Name struct uniform_descriptor_header descriptor_header; 61*5113495bSYour Name uint32_t rx_bitmap_319_288 : 32; 62*5113495bSYour Name uint32_t rx_bitmap_351_320 : 32; 63*5113495bSYour Name uint32_t rx_bitmap_383_352 : 32; 64*5113495bSYour Name uint32_t rx_bitmap_415_384 : 32; 65*5113495bSYour Name uint32_t rx_bitmap_447_416 : 32; 66*5113495bSYour Name uint32_t rx_bitmap_479_448 : 32; 67*5113495bSYour Name uint32_t rx_bitmap_511_480 : 32; 68*5113495bSYour Name uint32_t rx_bitmap_543_512 : 32; 69*5113495bSYour Name uint32_t rx_bitmap_575_544 : 32; 70*5113495bSYour Name uint32_t rx_bitmap_607_576 : 32; 71*5113495bSYour Name uint32_t rx_bitmap_639_608 : 32; 72*5113495bSYour Name uint32_t rx_bitmap_671_640 : 32; 73*5113495bSYour Name uint32_t rx_bitmap_703_672 : 32; 74*5113495bSYour Name uint32_t rx_bitmap_735_704 : 32; 75*5113495bSYour Name uint32_t rx_bitmap_767_736 : 32; 76*5113495bSYour Name uint32_t rx_bitmap_799_768 : 32; 77*5113495bSYour Name uint32_t rx_bitmap_831_800 : 32; 78*5113495bSYour Name uint32_t rx_bitmap_863_832 : 32; 79*5113495bSYour Name uint32_t rx_bitmap_895_864 : 32; 80*5113495bSYour Name uint32_t rx_bitmap_927_896 : 32; 81*5113495bSYour Name uint32_t rx_bitmap_959_928 : 32; 82*5113495bSYour Name uint32_t rx_bitmap_991_960 : 32; 83*5113495bSYour Name uint32_t rx_bitmap_1023_992 : 32; 84*5113495bSYour Name uint32_t reserved_24 : 32; 85*5113495bSYour Name uint32_t reserved_25 : 32; 86*5113495bSYour Name uint32_t reserved_26 : 32; 87*5113495bSYour Name uint32_t reserved_27 : 32; 88*5113495bSYour Name uint32_t reserved_28 : 32; 89*5113495bSYour Name uint32_t reserved_29 : 32; 90*5113495bSYour Name uint32_t reserved_30 : 32; 91*5113495bSYour Name uint32_t reserved_31 : 32; 92*5113495bSYour Name #endif 93*5113495bSYour Name }; 94*5113495bSYour Name 95*5113495bSYour Name #define RX_REO_QUEUE_1K_DESCRIPTOR_HEADER_OWNER_OFFSET 0x00000000 96*5113495bSYour Name #define RX_REO_QUEUE_1K_DESCRIPTOR_HEADER_OWNER_LSB 0 97*5113495bSYour Name #define RX_REO_QUEUE_1K_DESCRIPTOR_HEADER_OWNER_MSB 3 98*5113495bSYour Name #define RX_REO_QUEUE_1K_DESCRIPTOR_HEADER_OWNER_MASK 0x0000000f 99*5113495bSYour Name 100*5113495bSYour Name #define RX_REO_QUEUE_1K_DESCRIPTOR_HEADER_BUFFER_TYPE_OFFSET 0x00000000 101*5113495bSYour Name #define RX_REO_QUEUE_1K_DESCRIPTOR_HEADER_BUFFER_TYPE_LSB 4 102*5113495bSYour Name #define RX_REO_QUEUE_1K_DESCRIPTOR_HEADER_BUFFER_TYPE_MSB 7 103*5113495bSYour Name #define RX_REO_QUEUE_1K_DESCRIPTOR_HEADER_BUFFER_TYPE_MASK 0x000000f0 104*5113495bSYour Name 105*5113495bSYour Name #define RX_REO_QUEUE_1K_DESCRIPTOR_HEADER_RESERVED_0A_OFFSET 0x00000000 106*5113495bSYour Name #define RX_REO_QUEUE_1K_DESCRIPTOR_HEADER_RESERVED_0A_LSB 8 107*5113495bSYour Name #define RX_REO_QUEUE_1K_DESCRIPTOR_HEADER_RESERVED_0A_MSB 31 108*5113495bSYour Name #define RX_REO_QUEUE_1K_DESCRIPTOR_HEADER_RESERVED_0A_MASK 0xffffff00 109*5113495bSYour Name 110*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_319_288_OFFSET 0x00000004 111*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_319_288_LSB 0 112*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_319_288_MSB 31 113*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_319_288_MASK 0xffffffff 114*5113495bSYour Name 115*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_351_320_OFFSET 0x00000008 116*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_351_320_LSB 0 117*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_351_320_MSB 31 118*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_351_320_MASK 0xffffffff 119*5113495bSYour Name 120*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_383_352_OFFSET 0x0000000c 121*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_383_352_LSB 0 122*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_383_352_MSB 31 123*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_383_352_MASK 0xffffffff 124*5113495bSYour Name 125*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_415_384_OFFSET 0x00000010 126*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_415_384_LSB 0 127*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_415_384_MSB 31 128*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_415_384_MASK 0xffffffff 129*5113495bSYour Name 130*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_447_416_OFFSET 0x00000014 131*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_447_416_LSB 0 132*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_447_416_MSB 31 133*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_447_416_MASK 0xffffffff 134*5113495bSYour Name 135*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_479_448_OFFSET 0x00000018 136*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_479_448_LSB 0 137*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_479_448_MSB 31 138*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_479_448_MASK 0xffffffff 139*5113495bSYour Name 140*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_511_480_OFFSET 0x0000001c 141*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_511_480_LSB 0 142*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_511_480_MSB 31 143*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_511_480_MASK 0xffffffff 144*5113495bSYour Name 145*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_543_512_OFFSET 0x00000020 146*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_543_512_LSB 0 147*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_543_512_MSB 31 148*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_543_512_MASK 0xffffffff 149*5113495bSYour Name 150*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_575_544_OFFSET 0x00000024 151*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_575_544_LSB 0 152*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_575_544_MSB 31 153*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_575_544_MASK 0xffffffff 154*5113495bSYour Name 155*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_607_576_OFFSET 0x00000028 156*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_607_576_LSB 0 157*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_607_576_MSB 31 158*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_607_576_MASK 0xffffffff 159*5113495bSYour Name 160*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_639_608_OFFSET 0x0000002c 161*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_639_608_LSB 0 162*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_639_608_MSB 31 163*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_639_608_MASK 0xffffffff 164*5113495bSYour Name 165*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_671_640_OFFSET 0x00000030 166*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_671_640_LSB 0 167*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_671_640_MSB 31 168*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_671_640_MASK 0xffffffff 169*5113495bSYour Name 170*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_703_672_OFFSET 0x00000034 171*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_703_672_LSB 0 172*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_703_672_MSB 31 173*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_703_672_MASK 0xffffffff 174*5113495bSYour Name 175*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_735_704_OFFSET 0x00000038 176*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_735_704_LSB 0 177*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_735_704_MSB 31 178*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_735_704_MASK 0xffffffff 179*5113495bSYour Name 180*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_767_736_OFFSET 0x0000003c 181*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_767_736_LSB 0 182*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_767_736_MSB 31 183*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_767_736_MASK 0xffffffff 184*5113495bSYour Name 185*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_799_768_OFFSET 0x00000040 186*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_799_768_LSB 0 187*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_799_768_MSB 31 188*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_799_768_MASK 0xffffffff 189*5113495bSYour Name 190*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_831_800_OFFSET 0x00000044 191*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_831_800_LSB 0 192*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_831_800_MSB 31 193*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_831_800_MASK 0xffffffff 194*5113495bSYour Name 195*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_863_832_OFFSET 0x00000048 196*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_863_832_LSB 0 197*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_863_832_MSB 31 198*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_863_832_MASK 0xffffffff 199*5113495bSYour Name 200*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_895_864_OFFSET 0x0000004c 201*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_895_864_LSB 0 202*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_895_864_MSB 31 203*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_895_864_MASK 0xffffffff 204*5113495bSYour Name 205*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_927_896_OFFSET 0x00000050 206*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_927_896_LSB 0 207*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_927_896_MSB 31 208*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_927_896_MASK 0xffffffff 209*5113495bSYour Name 210*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_959_928_OFFSET 0x00000054 211*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_959_928_LSB 0 212*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_959_928_MSB 31 213*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_959_928_MASK 0xffffffff 214*5113495bSYour Name 215*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_991_960_OFFSET 0x00000058 216*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_991_960_LSB 0 217*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_991_960_MSB 31 218*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_991_960_MASK 0xffffffff 219*5113495bSYour Name 220*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_1023_992_OFFSET 0x0000005c 221*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_1023_992_LSB 0 222*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_1023_992_MSB 31 223*5113495bSYour Name #define RX_REO_QUEUE_1K_RX_BITMAP_1023_992_MASK 0xffffffff 224*5113495bSYour Name 225*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_24_OFFSET 0x00000060 226*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_24_LSB 0 227*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_24_MSB 31 228*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_24_MASK 0xffffffff 229*5113495bSYour Name 230*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_25_OFFSET 0x00000064 231*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_25_LSB 0 232*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_25_MSB 31 233*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_25_MASK 0xffffffff 234*5113495bSYour Name 235*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_26_OFFSET 0x00000068 236*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_26_LSB 0 237*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_26_MSB 31 238*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_26_MASK 0xffffffff 239*5113495bSYour Name 240*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_27_OFFSET 0x0000006c 241*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_27_LSB 0 242*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_27_MSB 31 243*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_27_MASK 0xffffffff 244*5113495bSYour Name 245*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_28_OFFSET 0x00000070 246*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_28_LSB 0 247*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_28_MSB 31 248*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_28_MASK 0xffffffff 249*5113495bSYour Name 250*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_29_OFFSET 0x00000074 251*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_29_LSB 0 252*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_29_MSB 31 253*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_29_MASK 0xffffffff 254*5113495bSYour Name 255*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_30_OFFSET 0x00000078 256*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_30_LSB 0 257*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_30_MSB 31 258*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_30_MASK 0xffffffff 259*5113495bSYour Name 260*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_31_OFFSET 0x0000007c 261*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_31_LSB 0 262*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_31_MSB 31 263*5113495bSYour Name #define RX_REO_QUEUE_1K_RESERVED_31_MASK 0xffffffff 264*5113495bSYour Name 265*5113495bSYour Name #endif 266