1*5113495bSYour Name 2*5113495bSYour Name /* Copyright (c) 2021, Qualcomm Innovation Center, Inc. All rights reserved. 3*5113495bSYour Name * 4*5113495bSYour Name * Permission to use, copy, modify, and/or distribute this software for any 5*5113495bSYour Name * purpose with or without fee is hereby granted, provided that the above 6*5113495bSYour Name * copyright notice and this permission notice appear in all copies. 7*5113495bSYour Name * 8*5113495bSYour Name * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 9*5113495bSYour Name * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 10*5113495bSYour Name * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 11*5113495bSYour Name * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 12*5113495bSYour Name * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 13*5113495bSYour Name * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 14*5113495bSYour Name * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 15*5113495bSYour Name */ 16*5113495bSYour Name 17*5113495bSYour Name 18*5113495bSYour Name 19*5113495bSYour Name 20*5113495bSYour Name 21*5113495bSYour Name 22*5113495bSYour Name 23*5113495bSYour Name 24*5113495bSYour Name 25*5113495bSYour Name 26*5113495bSYour Name #ifndef _RX_TIMING_OFFSET_INFO_H_ 27*5113495bSYour Name #define _RX_TIMING_OFFSET_INFO_H_ 28*5113495bSYour Name #if !defined(__ASSEMBLER__) 29*5113495bSYour Name #endif 30*5113495bSYour Name 31*5113495bSYour Name #define NUM_OF_DWORDS_RX_TIMING_OFFSET_INFO 1 32*5113495bSYour Name 33*5113495bSYour Name 34*5113495bSYour Name struct rx_timing_offset_info { 35*5113495bSYour Name #ifndef WIFI_BIT_ORDER_BIG_ENDIAN 36*5113495bSYour Name uint32_t residual_phase_offset : 12, 37*5113495bSYour Name reserved : 20; 38*5113495bSYour Name #else 39*5113495bSYour Name uint32_t reserved : 20, 40*5113495bSYour Name residual_phase_offset : 12; 41*5113495bSYour Name #endif 42*5113495bSYour Name }; 43*5113495bSYour Name 44*5113495bSYour Name 45*5113495bSYour Name 46*5113495bSYour Name 47*5113495bSYour Name #define RX_TIMING_OFFSET_INFO_RESIDUAL_PHASE_OFFSET_OFFSET 0x00000000 48*5113495bSYour Name #define RX_TIMING_OFFSET_INFO_RESIDUAL_PHASE_OFFSET_LSB 0 49*5113495bSYour Name #define RX_TIMING_OFFSET_INFO_RESIDUAL_PHASE_OFFSET_MSB 11 50*5113495bSYour Name #define RX_TIMING_OFFSET_INFO_RESIDUAL_PHASE_OFFSET_MASK 0x00000fff 51*5113495bSYour Name 52*5113495bSYour Name 53*5113495bSYour Name 54*5113495bSYour Name 55*5113495bSYour Name #define RX_TIMING_OFFSET_INFO_RESERVED_OFFSET 0x00000000 56*5113495bSYour Name #define RX_TIMING_OFFSET_INFO_RESERVED_LSB 12 57*5113495bSYour Name #define RX_TIMING_OFFSET_INFO_RESERVED_MSB 31 58*5113495bSYour Name #define RX_TIMING_OFFSET_INFO_RESERVED_MASK 0xfffff000 59*5113495bSYour Name 60*5113495bSYour Name 61*5113495bSYour Name 62*5113495bSYour Name #endif 63