xref: /wlan-driver/qca-wifi-host-cmn/hal/wifi3.0/hal_hw_headers.h (revision 5113495b16420b49004c444715d2daae2066e7dc)
1*5113495bSYour Name /*
2*5113495bSYour Name  * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
3*5113495bSYour Name  * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
4*5113495bSYour Name  *
5*5113495bSYour Name  * Permission to use, copy, modify, and/or distribute this software for
6*5113495bSYour Name  * any purpose with or without fee is hereby granted, provided that the
7*5113495bSYour Name  * above copyright notice and this permission notice appear in all
8*5113495bSYour Name  * copies.
9*5113495bSYour Name  *
10*5113495bSYour Name  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
11*5113495bSYour Name  * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
12*5113495bSYour Name  * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
13*5113495bSYour Name  * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
14*5113495bSYour Name  * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
15*5113495bSYour Name  * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
16*5113495bSYour Name  * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
17*5113495bSYour Name  * PERFORMANCE OF THIS SOFTWARE.
18*5113495bSYour Name  */
19*5113495bSYour Name 
20*5113495bSYour Name #ifndef _HAL_HW_INTERNAL_H_
21*5113495bSYour Name #define _HAL_HW_INTERNAL_H_
22*5113495bSYour Name #include "qdf_types.h"
23*5113495bSYour Name #include "qdf_lock.h"
24*5113495bSYour Name #include "qdf_mem.h"
25*5113495bSYour Name #include "qdf_trace.h"
26*5113495bSYour Name #include "rx_msdu_link.h"
27*5113495bSYour Name #include "rx_reo_queue.h"
28*5113495bSYour Name #include "rx_reo_queue_ext.h"
29*5113495bSYour Name #include "wcss_seq_hwiobase.h"
30*5113495bSYour Name #include "tlv_hdr.h"
31*5113495bSYour Name #include "tlv_tag_def.h"
32*5113495bSYour Name #include "reo_destination_ring.h"
33*5113495bSYour Name #include "reo_entrance_ring.h"
34*5113495bSYour Name #include "reo_get_queue_stats.h"
35*5113495bSYour Name #include "reo_get_queue_stats_status.h"
36*5113495bSYour Name #include "tcl_data_cmd.h"
37*5113495bSYour Name #include "tcl_gse_cmd.h"
38*5113495bSYour Name #include "tcl_status_ring.h"
39*5113495bSYour Name #include "ce_src_desc.h"
40*5113495bSYour Name #include "ce_stat_desc.h"
41*5113495bSYour Name #include "wbm_link_descriptor_ring.h"
42*5113495bSYour Name #include "wbm_buffer_ring.h"
43*5113495bSYour Name #include "wbm_release_ring.h"
44*5113495bSYour Name #include "rx_msdu_desc_info.h"
45*5113495bSYour Name #include "rx_mpdu_start.h"
46*5113495bSYour Name #include "rx_mpdu_end.h"
47*5113495bSYour Name #include "rx_msdu_start.h"
48*5113495bSYour Name #include "rx_msdu_end.h"
49*5113495bSYour Name #include "rx_attention.h"
50*5113495bSYour Name #include "rx_ppdu_start.h"
51*5113495bSYour Name #include "rx_ppdu_start_user_info.h"
52*5113495bSYour Name #include "rx_ppdu_end_user_stats.h"
53*5113495bSYour Name #include "rx_ppdu_end_user_stats_ext.h"
54*5113495bSYour Name #include "rx_mpdu_desc_info.h"
55*5113495bSYour Name #include "rxpcu_ppdu_end_info.h"
56*5113495bSYour Name #include "phyrx_he_sig_a_su.h"
57*5113495bSYour Name #include "phyrx_he_sig_a_mu_dl.h"
58*5113495bSYour Name #if defined(QCA_WIFI_QCA6290_11AX_MU_UL) && defined(QCA_WIFI_QCA6290_11AX)
59*5113495bSYour Name #include "phyrx_he_sig_a_mu_ul.h"
60*5113495bSYour Name #endif
61*5113495bSYour Name #include "phyrx_he_sig_b1_mu.h"
62*5113495bSYour Name #include "phyrx_he_sig_b2_mu.h"
63*5113495bSYour Name #include "phyrx_he_sig_b2_ofdma.h"
64*5113495bSYour Name #include "phyrx_l_sig_a.h"
65*5113495bSYour Name #include "phyrx_l_sig_b.h"
66*5113495bSYour Name #include "phyrx_vht_sig_a.h"
67*5113495bSYour Name #include "phyrx_ht_sig.h"
68*5113495bSYour Name #include "tx_msdu_extension.h"
69*5113495bSYour Name #include "receive_rssi_info.h"
70*5113495bSYour Name #include "phyrx_pkt_end.h"
71*5113495bSYour Name #include "phyrx_rssi_legacy.h"
72*5113495bSYour Name #include "wcss_version.h"
73*5113495bSYour Name #include "rx_msdu_link.h"
74*5113495bSYour Name #include "hal_internal.h"
75*5113495bSYour Name 
76*5113495bSYour Name #define HAL_SRNG_REO_EXCEPTION HAL_SRNG_REO2SW1
77*5113495bSYour Name #define HAL_SRNG_REO_ALTERNATE_SELECT 0x7
78*5113495bSYour Name #define HAL_NON_QOS_TID 16
79*5113495bSYour Name 
80*5113495bSYour Name /* TODO: Check if the following can be provided directly by HW headers */
81*5113495bSYour Name #define SRNG_LOOP_CNT_MASK REO_DESTINATION_RING_15_LOOPING_COUNT_MASK
82*5113495bSYour Name #define SRNG_LOOP_CNT_LSB REO_DESTINATION_RING_15_LOOPING_COUNT_LSB
83*5113495bSYour Name 
84*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_MSI1_BASE_MSB_ADDR_SHFT		0x0
85*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_MSI1_BASE_MSB_ADDR_BMSK		0xff
86*5113495bSYour Name 
87*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_MSI1_BASE_MSB_MSI1_ENABLE_SHFT	0x8
88*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_MSI1_BASE_MSB_MSI1_ENABLE_BMSK	0x100
89*5113495bSYour Name 
90*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_MSI2_BASE_MSB_ADDR_SHFT		0x0
91*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_MSI2_BASE_MSB_ADDR_BMSK		0xff
92*5113495bSYour Name 
93*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_MSI2_BASE_MSB_MSI2_ENABLE_SHFT	0x8
94*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_MSI2_BASE_MSB_MSI2_ENABLE_BMSK	0x100
95*5113495bSYour Name 
96*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_BASE_MSB_RING_BASE_ADDR_MSB_SHFT	0x0
97*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_BASE_MSB_RING_BASE_ADDR_MSB_BMSK	0xff
98*5113495bSYour Name 
99*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT		0x8
100*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK		0xfffff00
101*5113495bSYour Name 
102*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_ID_RING_ID_SHFT		0x8
103*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_ID_RING_ID_BMSK		0x0000ff00
104*5113495bSYour Name 
105*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_ID_ENTRY_SIZE_SHFT	0x0
106*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_ID_ENTRY_SIZE_BMSK	0xff
107*5113495bSYour Name 
108*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_PRODUCER_INT_SETUP_INTERRUPT_TIMER_THRESHOLD_SHFT	0x10
109*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_PRODUCER_INT_SETUP_INTERRUPT_TIMER_THRESHOLD_BMSK	0xffff0000
110*5113495bSYour Name 
111*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_PRODUCER_INT_SETUP_BATCH_COUNTER_THRESHOLD_SHFT		0x0
112*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_PRODUCER_INT_SETUP_BATCH_COUNTER_THRESHOLD_BMSK		0x00007fff
113*5113495bSYour Name 
114*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_PRODUCER_INT2_SETUP_INTERRUPT2_TIMER_THRESHOLD_SHFT	24
115*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_PRODUCER_INT2_SETUP_INTERRUPT2_TIMER_THRESHOLD_BMSK	0xff000000
116*5113495bSYour Name 
117*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_PRODUCER_INT2_SETUP_HIGH_THRESHOLD_SHFT		0
118*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_PRODUCER_INT2_SETUP_HIGH_THRESHOLD_BMSK		0xfffff
119*5113495bSYour Name 
120*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_MISC_DATA_TLV_SWAP_BIT_SHFT	0x5
121*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_MISC_DATA_TLV_SWAP_BIT_BMSK	0x20
122*5113495bSYour Name 
123*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_MISC_HOST_FW_SWAP_BIT_SHFT	0x4
124*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_MISC_HOST_FW_SWAP_BIT_BMSK	0x10
125*5113495bSYour Name 
126*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_MISC_MSI_SWAP_BIT_SHFT		0x3
127*5113495bSYour Name #define HAL_REO_R0_REO2SW1_RING_MISC_MSI_SWAP_BIT_BMSK		0x8
128*5113495bSYour Name 
129*5113495bSYour Name /* HAL Macro to get the buffer info size */
130*5113495bSYour Name #define HAL_RX_BUFFINFO_NUM_DWORDS NUM_OF_DWORDS_BUFFER_ADDR_INFO
131*5113495bSYour Name 
132*5113495bSYour Name #define HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS 100 /* milliseconds */
133*5113495bSYour Name #define HAL_DEFAULT_VO_REO_TIMEOUT_MS 40 /* milliseconds */
134*5113495bSYour Name 
135*5113495bSYour Name #define HAL_DESC_SET_FIELD(_desc, _word, _fld, _value) do { \
136*5113495bSYour Name 	((uint32_t *)(_desc))[(_word ## _ ## _fld ## _OFFSET) >> 2] &= \
137*5113495bSYour Name 		~(_word ## _ ## _fld ## _MASK); \
138*5113495bSYour Name 	((uint32_t *)(_desc))[(_word ## _ ## _fld ## _OFFSET) >> 2] |= \
139*5113495bSYour Name 		((_value) << _word ## _ ## _fld ## _LSB); \
140*5113495bSYour Name } while (0)
141*5113495bSYour Name 
142*5113495bSYour Name #define HAL_SM(_reg, _fld, _val) \
143*5113495bSYour Name 	(((_val) << (_reg ## _ ## _fld ## _SHFT)) & \
144*5113495bSYour Name 		(_reg ## _ ## _fld ## _BMSK))
145*5113495bSYour Name 
146*5113495bSYour Name #define HAL_MS(_reg, _fld, _val) \
147*5113495bSYour Name 	(((_val) & (_reg ## _ ## _fld ## _BMSK)) >> \
148*5113495bSYour Name 		(_reg ## _ ## _fld ## _SHFT))
149*5113495bSYour Name 
150*5113495bSYour Name #define HAL_REG_WRITE(_soc, _reg, _value) \
151*5113495bSYour Name 	hal_write32_mb(_soc, (_reg), (_value))
152*5113495bSYour Name 
153*5113495bSYour Name /* Check register writing result */
154*5113495bSYour Name #define HAL_REG_WRITE_CONFIRM(_soc, _reg, _value) \
155*5113495bSYour Name 	hal_write32_mb_confirm(_soc, (_reg), (_value))
156*5113495bSYour Name 
157*5113495bSYour Name #define HAL_REG_WRITE_CONFIRM_RETRY(_soc, _reg, _value, _recovery) \
158*5113495bSYour Name 	hal_write32_mb_confirm_retry(_soc, (_reg), (_value), (_recovery))
159*5113495bSYour Name 
160*5113495bSYour Name #define HAL_REG_READ(_soc, _offset) \
161*5113495bSYour Name 	hal_read32_mb(_soc, (_offset))
162*5113495bSYour Name 
163*5113495bSYour Name #define HAL_CMEM_WRITE(_soc, _reg, _value) \
164*5113495bSYour Name 	hal_write32_mb_cmem(_soc, (_reg), (_value))
165*5113495bSYour Name 
166*5113495bSYour Name #define HAL_CMEM_READ(_soc, _offset) \
167*5113495bSYour Name 	hal_read32_mb_cmem(_soc, (_offset))
168*5113495bSYour Name 
169*5113495bSYour Name #define WBM_IDLE_DESC_LIST 1
170*5113495bSYour Name 
171*5113495bSYour Name /*
172*5113495bSYour Name  * Common SRNG register access macros:
173*5113495bSYour Name  * The SRNG registers are distributed across various UMAC and LMAC HW blocks,
174*5113495bSYour Name  * but the register group and format is exactly same for all rings, with some
175*5113495bSYour Name  * difference between producer rings (these are 'producer rings' with respect
176*5113495bSYour Name  * to HW and referred as 'destination rings' in SW) and consumer rings (these
177*5113495bSYour Name  * are 'consumer rings' with respect to HW and
178*5113495bSYour Name  * referred as 'source rings' in SW).
179*5113495bSYour Name  * The following macros provide uniform access to all SRNG rings.
180*5113495bSYour Name  */
181*5113495bSYour Name 
182*5113495bSYour Name /* SRNG registers are split among two groups R0 and R2 and following
183*5113495bSYour Name  * definitions identify the group to which each register belongs to
184*5113495bSYour Name  */
185*5113495bSYour Name #define R0_INDEX 0
186*5113495bSYour Name #define R2_INDEX 1
187*5113495bSYour Name 
188*5113495bSYour Name #define HWREG_INDEX(_reg_group) _reg_group ## _ ## INDEX
189*5113495bSYour Name 
190*5113495bSYour Name /* Registers in R0 group */
191*5113495bSYour Name #define BASE_LSB_GROUP R0
192*5113495bSYour Name #define BASE_MSB_GROUP R0
193*5113495bSYour Name #define ID_GROUP R0
194*5113495bSYour Name #define STATUS_GROUP R0
195*5113495bSYour Name #define MISC_GROUP R0
196*5113495bSYour Name #define MISC_1_GROUP R0
197*5113495bSYour Name #define HP_ADDR_LSB_GROUP R0
198*5113495bSYour Name #define HP_ADDR_MSB_GROUP R0
199*5113495bSYour Name #define PRODUCER_INT_SETUP_GROUP R0
200*5113495bSYour Name #define PRODUCER_INT2_SETUP_GROUP R0
201*5113495bSYour Name #define PRODUCER_INT_STATUS_GROUP R0
202*5113495bSYour Name #define PRODUCER_FULL_COUNTER_GROUP R0
203*5113495bSYour Name #define MSI1_BASE_LSB_GROUP R0
204*5113495bSYour Name #define MSI1_BASE_MSB_GROUP R0
205*5113495bSYour Name #define MSI1_DATA_GROUP R0
206*5113495bSYour Name #define MSI2_BASE_LSB_GROUP R0
207*5113495bSYour Name #define MSI2_BASE_MSB_GROUP R0
208*5113495bSYour Name #define MSI2_DATA_GROUP R0
209*5113495bSYour Name #define HP_TP_SW_OFFSET_GROUP R0
210*5113495bSYour Name #define TP_ADDR_LSB_GROUP R0
211*5113495bSYour Name #define TP_ADDR_MSB_GROUP R0
212*5113495bSYour Name #define CONSUMER_INT_SETUP_IX0_GROUP R0
213*5113495bSYour Name #define CONSUMER_INT_SETUP_IX1_GROUP R0
214*5113495bSYour Name #define CONSUMER_INT_STATUS_GROUP R0
215*5113495bSYour Name #define CONSUMER_EMPTY_COUNTER_GROUP R0
216*5113495bSYour Name #define CONSUMER_PREFETCH_TIMER_GROUP R0
217*5113495bSYour Name #define CONSUMER_PREFETCH_STATUS_GROUP R0
218*5113495bSYour Name 
219*5113495bSYour Name /* Registers in R2 group */
220*5113495bSYour Name #define HP_GROUP R2
221*5113495bSYour Name #define TP_GROUP R2
222*5113495bSYour Name 
223*5113495bSYour Name /*
224*5113495bSYour Name  * Register definitions for all SRNG based rings are same, except few
225*5113495bSYour Name  * differences between source (HW consumer) and destination (HW producer)
226*5113495bSYour Name  * registers. Following macros definitions provide generic access to all
227*5113495bSYour Name  * SRNG based rings.
228*5113495bSYour Name  * For source rings, we will use the register/field definitions of SW2TCL1
229*5113495bSYour Name  * ring defined in the HW header file mac_tcl_reg_seq_hwioreg.h. To setup
230*5113495bSYour Name  * individual fields, SRNG_SM macros should be used with fields specified
231*5113495bSYour Name  * using SRNG_SRC_FLD(<register>, <field>), Register writes should be done
232*5113495bSYour Name  * using SRNG_SRC_REG_WRITE(<hal_srng>, <register>, <value>).
233*5113495bSYour Name  * Similarly for destination rings we will use definitions of REO2SW1 ring
234*5113495bSYour Name  * defined in the register reo_destination_ring.h. To setup individual
235*5113495bSYour Name  * fields SRNG_SM macros should be used with fields specified using
236*5113495bSYour Name  * SRNG_DST_FLD(<register>, <field>). Register writes should be done using
237*5113495bSYour Name  * SRNG_DST_REG_WRITE(<hal_srng>, <register>, <value>).
238*5113495bSYour Name  */
239*5113495bSYour Name 
240*5113495bSYour Name #define SRNG_DST_REG_OFFSET(_reg, _reg_group) \
241*5113495bSYour Name 	HWIO_REO_ ## _reg_group ## _REO2SW1_RING_ ## _reg##_ADDR(0)
242*5113495bSYour Name 
243*5113495bSYour Name #define SRNG_SRC_REG_OFFSET(_reg, _reg_group) \
244*5113495bSYour Name 	HWIO_TCL_ ## _reg_group ## _SW2TCL1_RING_ ## _reg ## _ADDR(0)
245*5113495bSYour Name 
246*5113495bSYour Name #define _SRNG_DST_FLD(_reg_group, _reg_fld) \
247*5113495bSYour Name 	HAL_REO_ ## _reg_group ## _REO2SW1_RING_ ## _reg_fld
248*5113495bSYour Name #define _SRNG_DST_HW_FLD(_reg_group, _reg_fld) \
249*5113495bSYour Name 	HWIO_REO_ ## _reg_group ## _REO2SW1_RING_ ## _reg_fld
250*5113495bSYour Name #define _SRNG_SRC_FLD(_reg_group, _reg_fld) \
251*5113495bSYour Name 	HWIO_TCL_ ## _reg_group ## _SW2TCL1_RING_ ## _reg_fld
252*5113495bSYour Name 
253*5113495bSYour Name #define _SRNG_FLD(_reg_group, _reg_fld, _dir) \
254*5113495bSYour Name 	_SRNG_ ## _dir ## _FLD(_reg_group, _reg_fld)
255*5113495bSYour Name #define _SRNG_HW_FLD(_reg_group, _reg_fld, _dir) \
256*5113495bSYour Name 	_SRNG_ ## _dir ## _HW_FLD(_reg_group, _reg_fld)
257*5113495bSYour Name 
258*5113495bSYour Name #define SRNG_DST_FLD(_reg, _f) _SRNG_FLD(_reg ## _GROUP, _reg ## _ ## _f, DST)
259*5113495bSYour Name #define SRNG_DST_HW_FLD(_reg, _f) \
260*5113495bSYour Name 	_SRNG_HW_FLD(_reg ## _GROUP, _reg ## _ ## _f, DST)
261*5113495bSYour Name #define SRNG_SRC_FLD(_reg, _f) _SRNG_FLD(_reg ## _GROUP, _reg ## _ ## _f, SRC)
262*5113495bSYour Name 
263*5113495bSYour Name #define SRNG_SRC_R0_START_OFFSET SRNG_SRC_REG_OFFSET(BASE_LSB, R0)
264*5113495bSYour Name #define SRNG_DST_R0_START_OFFSET SRNG_DST_REG_OFFSET(BASE_LSB, R0)
265*5113495bSYour Name 
266*5113495bSYour Name #define SRNG_SRC_R2_START_OFFSET SRNG_SRC_REG_OFFSET(HP, R2)
267*5113495bSYour Name #define SRNG_DST_R2_START_OFFSET SRNG_DST_REG_OFFSET(HP, R2)
268*5113495bSYour Name 
269*5113495bSYour Name #define SRNG_SRC_START_OFFSET(_reg_group) \
270*5113495bSYour Name 	SRNG_SRC_ ## _reg_group ## _START_OFFSET
271*5113495bSYour Name #define SRNG_DST_START_OFFSET(_reg_group) \
272*5113495bSYour Name 	SRNG_DST_ ## _reg_group ## _START_OFFSET
273*5113495bSYour Name #define SRNG_REG_ADDR(_srng, _reg, _reg_group, _dir) \
274*5113495bSYour Name 	((_srng)->hwreg_base[HWREG_INDEX(_reg_group)] + \
275*5113495bSYour Name 	((_srng)->hal_soc->hal_hw_reg_offset[_dir ## _ ##_reg]))
276*5113495bSYour Name 
277*5113495bSYour Name #define CALCULATE_REG_OFFSET(_dir, _reg, _reg_group) \
278*5113495bSYour Name 		(SRNG_ ## _dir ## _REG_OFFSET(_reg, _reg_group) - \
279*5113495bSYour Name 		SRNG_ ## _dir ## _START_OFFSET(_reg_group))
280*5113495bSYour Name 
281*5113495bSYour Name #define REG_OFFSET(_dir, _reg) \
282*5113495bSYour Name 		CALCULATE_REG_OFFSET(_dir, _reg, _reg ## _GROUP)
283*5113495bSYour Name 
284*5113495bSYour Name #define SRNG_DST_ADDR(_srng, _reg) \
285*5113495bSYour Name 	SRNG_REG_ADDR(_srng, _reg, _reg ## _GROUP, DST)
286*5113495bSYour Name 
287*5113495bSYour Name #define SRNG_SRC_ADDR(_srng, _reg) \
288*5113495bSYour Name 	SRNG_REG_ADDR(_srng, _reg, _reg ## _GROUP, SRC)
289*5113495bSYour Name 
290*5113495bSYour Name #define SRNG_REG_WRITE(_srng, _reg, _value, _dir) \
291*5113495bSYour Name 	hal_write_address_32_mb(_srng->hal_soc,\
292*5113495bSYour Name 		SRNG_ ## _dir ## _ADDR(_srng, _reg), (_value), false)
293*5113495bSYour Name 
294*5113495bSYour Name #define SRNG_REG_WRITE_CONFIRM(_srng, _reg, _value, _dir) \
295*5113495bSYour Name 	hal_write_address_32_mb(_srng->hal_soc,\
296*5113495bSYour Name 		SRNG_ ## _dir ## _ADDR(_srng, _reg), (_value), true)
297*5113495bSYour Name 
298*5113495bSYour Name #define SRNG_REG_READ(_srng, _reg, _dir) \
299*5113495bSYour Name 	hal_read_address_32_mb(_srng->hal_soc, \
300*5113495bSYour Name 		SRNG_ ## _dir ## _ADDR(_srng, _reg))
301*5113495bSYour Name 
302*5113495bSYour Name #define SRNG_SRC_REG_WRITE(_srng, _reg, _value) \
303*5113495bSYour Name 	SRNG_REG_WRITE(_srng, _reg, _value, SRC)
304*5113495bSYour Name 
305*5113495bSYour Name #define SRNG_DST_REG_WRITE(_srng, _reg, _value) \
306*5113495bSYour Name 	SRNG_REG_WRITE(_srng, _reg, _value, DST)
307*5113495bSYour Name 
308*5113495bSYour Name #define SRNG_DST_REG_WRITE_CONFIRM(_srng, _reg, _value) \
309*5113495bSYour Name 	SRNG_REG_WRITE_CONFIRM(_srng, _reg, _value, DST)
310*5113495bSYour Name 
311*5113495bSYour Name #define SRNG_SRC_REG_READ(_srng, _reg) \
312*5113495bSYour Name 	SRNG_REG_READ(_srng, _reg, SRC)
313*5113495bSYour Name 
314*5113495bSYour Name #define SRNG_DST_REG_READ(_srng, _reg) \
315*5113495bSYour Name 	SRNG_REG_READ(_srng, _reg, DST)
316*5113495bSYour Name 
317*5113495bSYour Name #define _SRNG_FM(_reg_fld) _reg_fld ## _BMSK
318*5113495bSYour Name #define _SRNG_FS(_reg_fld) _reg_fld ## _SHFT
319*5113495bSYour Name 
320*5113495bSYour Name #define SRNG_SM(_reg_fld, _val) \
321*5113495bSYour Name 	(((_val) << _SRNG_FS(_reg_fld)) & _SRNG_FM(_reg_fld))
322*5113495bSYour Name 
323*5113495bSYour Name #define SRNG_MS(_reg_fld, _val) \
324*5113495bSYour Name 	(((_val) & _SRNG_FM(_reg_fld)) >> _SRNG_FS(_reg_fld))
325*5113495bSYour Name 
326*5113495bSYour Name #define SRNG_MAX_SIZE_DWORDS \
327*5113495bSYour Name 	(SRNG_MS(SRNG_SRC_FLD(BASE_MSB, RING_SIZE), 0xffffffff))
328*5113495bSYour Name 
329*5113495bSYour Name /*
330*5113495bSYour Name  * HW ring configuration table to identify hardware ring attributes like
331*5113495bSYour Name  * register addresses, number of rings, ring entry size etc., for each type
332*5113495bSYour Name  * of SRNG ring.
333*5113495bSYour Name  *
334*5113495bSYour Name  * Currently there is just one HW ring table, but there could be multiple
335*5113495bSYour Name  * configurations in future based on HW variants from the same wifi3.0 family
336*5113495bSYour Name  * and hence need to be attached with hal_soc based on HW type
337*5113495bSYour Name  */
338*5113495bSYour Name #define HAL_SRNG_CONFIG(_hal_soc, _ring_type) \
339*5113495bSYour Name 			(&_hal_soc->hw_srng_table[_ring_type])
340*5113495bSYour Name 
341*5113495bSYour Name /**
342*5113495bSYour Name  * hal_set_link_desc_addr() - Setup link descriptor in a buffer_addr_info
343*5113495bSYour Name  *                            HW structure
344*5113495bSYour Name  * @hal_soc_hdl: HAL soc handle
345*5113495bSYour Name  * @desc: Descriptor entry (from WBM_IDLE_LINK ring)
346*5113495bSYour Name  * @cookie: SW cookie for the buffer/descriptor
347*5113495bSYour Name  * @link_desc_paddr: Physical address of link descriptor entry
348*5113495bSYour Name  * @bm_id: idle link BM id
349*5113495bSYour Name  */
hal_set_link_desc_addr(hal_soc_handle_t hal_soc_hdl,void * desc,uint32_t cookie,qdf_dma_addr_t link_desc_paddr,uint8_t bm_id)350*5113495bSYour Name static inline void hal_set_link_desc_addr(hal_soc_handle_t hal_soc_hdl,
351*5113495bSYour Name 					  void *desc, uint32_t cookie,
352*5113495bSYour Name 					  qdf_dma_addr_t link_desc_paddr,
353*5113495bSYour Name 					  uint8_t bm_id)
354*5113495bSYour Name {
355*5113495bSYour Name 	struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
356*5113495bSYour Name 
357*5113495bSYour Name 	if ((!hal_soc) || (!hal_soc->ops)) {
358*5113495bSYour Name 		hal_err("hal handle is NULL");
359*5113495bSYour Name 		return;
360*5113495bSYour Name 	}
361*5113495bSYour Name 
362*5113495bSYour Name 	if (hal_soc->ops->hal_set_link_desc_addr)
363*5113495bSYour Name 		hal_soc->ops->hal_set_link_desc_addr(desc, cookie,
364*5113495bSYour Name 						     link_desc_paddr,
365*5113495bSYour Name 						     bm_id);
366*5113495bSYour Name }
367*5113495bSYour Name 
368*5113495bSYour Name /**
369*5113495bSYour Name  * hal_get_reo_qdesc_size - Get size of reo queue descriptor
370*5113495bSYour Name  *
371*5113495bSYour Name  * @hal_soc_hdl: Opaque HAL SOC handle
372*5113495bSYour Name  * @ba_window_size: BlockAck window size
373*5113495bSYour Name  * @tid: TID number
374*5113495bSYour Name  *
375*5113495bSYour Name  */
376*5113495bSYour Name static inline
hal_get_reo_qdesc_size(hal_soc_handle_t hal_soc_hdl,uint32_t ba_window_size,int tid)377*5113495bSYour Name uint32_t hal_get_reo_qdesc_size(hal_soc_handle_t hal_soc_hdl,
378*5113495bSYour Name 				uint32_t ba_window_size, int tid)
379*5113495bSYour Name {
380*5113495bSYour Name 	struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
381*5113495bSYour Name 
382*5113495bSYour Name 	if (hal_soc->ops->hal_get_reo_qdesc_size)
383*5113495bSYour Name 		return hal_soc->ops->hal_get_reo_qdesc_size(ba_window_size,
384*5113495bSYour Name 							    tid);
385*5113495bSYour Name 
386*5113495bSYour Name 	return sizeof(struct rx_reo_queue);
387*5113495bSYour Name }
388*5113495bSYour Name 
389*5113495bSYour Name /**
390*5113495bSYour Name  * hal_get_rx_max_ba_window - Get RX max BA window size per target
391*5113495bSYour Name  * @hal_soc_hdl: Opaque HAL SOC handle
392*5113495bSYour Name  * @tid: TID number
393*5113495bSYour Name  *
394*5113495bSYour Name  * Return: Max RX BA window size
395*5113495bSYour Name  */
396*5113495bSYour Name static inline
hal_get_rx_max_ba_window(hal_soc_handle_t hal_soc_hdl,int tid)397*5113495bSYour Name uint16_t hal_get_rx_max_ba_window(hal_soc_handle_t hal_soc_hdl,
398*5113495bSYour Name 				  int tid)
399*5113495bSYour Name {
400*5113495bSYour Name 	struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
401*5113495bSYour Name 
402*5113495bSYour Name 	return hal_soc->ops->hal_get_rx_max_ba_window(tid);
403*5113495bSYour Name }
404*5113495bSYour Name 
405*5113495bSYour Name /**
406*5113495bSYour Name  * hal_get_idle_link_bm_id() - Get idle link BM id from chid_id
407*5113495bSYour Name  * @hal_soc_hdl: Opaque HAL SOC handle
408*5113495bSYour Name  * @chip_id: mlo chip_id
409*5113495bSYour Name  *
410*5113495bSYour Name  * Returns: RBM ID
411*5113495bSYour Name  */
412*5113495bSYour Name static inline
hal_get_idle_link_bm_id(hal_soc_handle_t hal_soc_hdl,uint8_t chip_id)413*5113495bSYour Name uint8_t hal_get_idle_link_bm_id(hal_soc_handle_t hal_soc_hdl,
414*5113495bSYour Name 				uint8_t chip_id)
415*5113495bSYour Name {
416*5113495bSYour Name 	struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
417*5113495bSYour Name 
418*5113495bSYour Name 	if (hal_soc->ops->hal_get_idle_link_bm_id)
419*5113495bSYour Name 		return hal_soc->ops->hal_get_idle_link_bm_id(chip_id);
420*5113495bSYour Name 
421*5113495bSYour Name 	return WBM_IDLE_DESC_LIST;
422*5113495bSYour Name }
423*5113495bSYour Name #endif /* _HAL_HW_INTERNAL_H_ */
424