xref: /wlan-driver/qca-wifi-host-cmn/hal/wifi3.0/qca6750/hal_6750.c (revision 5113495b16420b49004c444715d2daae2066e7dc)
1*5113495bSYour Name /*
2*5113495bSYour Name  * Copyright (c) 2020-2021 The Linux Foundation. All rights reserved.
3*5113495bSYour Name  * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
4*5113495bSYour Name  *
5*5113495bSYour Name  * Permission to use, copy, modify, and/or distribute this software for
6*5113495bSYour Name  * any purpose with or without fee is hereby granted, provided that the
7*5113495bSYour Name  * above copyright notice and this permission notice appear in all
8*5113495bSYour Name  * copies.
9*5113495bSYour Name  *
10*5113495bSYour Name  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
11*5113495bSYour Name  * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
12*5113495bSYour Name  * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
13*5113495bSYour Name  * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
14*5113495bSYour Name  * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
15*5113495bSYour Name  * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
16*5113495bSYour Name  * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
17*5113495bSYour Name  * PERFORMANCE OF THIS SOFTWARE.
18*5113495bSYour Name  */
19*5113495bSYour Name 
20*5113495bSYour Name #include "qdf_types.h"
21*5113495bSYour Name #include "qdf_util.h"
22*5113495bSYour Name #include "qdf_types.h"
23*5113495bSYour Name #include "qdf_lock.h"
24*5113495bSYour Name #include "qdf_mem.h"
25*5113495bSYour Name #include "qdf_nbuf.h"
26*5113495bSYour Name #include "hal_li_hw_headers.h"
27*5113495bSYour Name #include "hal_internal.h"
28*5113495bSYour Name #include "hal_api.h"
29*5113495bSYour Name #include "target_type.h"
30*5113495bSYour Name #include "wcss_version.h"
31*5113495bSYour Name #include "qdf_module.h"
32*5113495bSYour Name #include "hal_flow.h"
33*5113495bSYour Name #include "rx_flow_search_entry.h"
34*5113495bSYour Name #include "hal_rx_flow_info.h"
35*5113495bSYour Name 
36*5113495bSYour Name #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
37*5113495bSYour Name 	RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
38*5113495bSYour Name #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
39*5113495bSYour Name 	RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
40*5113495bSYour Name #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
41*5113495bSYour Name 	RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
42*5113495bSYour Name #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_OFFSET \
43*5113495bSYour Name 	RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_OFFSET
44*5113495bSYour Name #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_MASK \
45*5113495bSYour Name 	RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_MASK
46*5113495bSYour Name #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_LSB \
47*5113495bSYour Name 	RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_LSB
48*5113495bSYour Name #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
49*5113495bSYour Name 	PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
50*5113495bSYour Name #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
51*5113495bSYour Name 	PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
52*5113495bSYour Name #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
53*5113495bSYour Name 	PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
54*5113495bSYour Name #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
55*5113495bSYour Name 	PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
56*5113495bSYour Name #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
57*5113495bSYour Name 	PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
58*5113495bSYour Name #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
59*5113495bSYour Name 	PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
60*5113495bSYour Name #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
61*5113495bSYour Name 	PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
62*5113495bSYour Name #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
63*5113495bSYour Name 	PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
64*5113495bSYour Name #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
65*5113495bSYour Name 	PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
66*5113495bSYour Name 
67*5113495bSYour Name #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
68*5113495bSYour Name 	PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
69*5113495bSYour Name #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
70*5113495bSYour Name 	PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
71*5113495bSYour Name #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
72*5113495bSYour Name 	RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
73*5113495bSYour Name #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
74*5113495bSYour Name 	RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
75*5113495bSYour Name #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
76*5113495bSYour Name 	RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
77*5113495bSYour Name #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
78*5113495bSYour Name 	RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
79*5113495bSYour Name #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
80*5113495bSYour Name 	REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
81*5113495bSYour Name #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
82*5113495bSYour Name 	UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
83*5113495bSYour Name #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
84*5113495bSYour Name 	RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
85*5113495bSYour Name #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
86*5113495bSYour Name 	RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
87*5113495bSYour Name #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
88*5113495bSYour Name 	TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
89*5113495bSYour Name #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
90*5113495bSYour Name 	TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
91*5113495bSYour Name #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
92*5113495bSYour Name 	TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
93*5113495bSYour Name #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
94*5113495bSYour Name 	BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
95*5113495bSYour Name #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
96*5113495bSYour Name 	BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
97*5113495bSYour Name #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
98*5113495bSYour Name 	BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
99*5113495bSYour Name #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
100*5113495bSYour Name 	BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
101*5113495bSYour Name #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
102*5113495bSYour Name 	BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
103*5113495bSYour Name #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
104*5113495bSYour Name 	BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
105*5113495bSYour Name #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
106*5113495bSYour Name 	BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
107*5113495bSYour Name #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
108*5113495bSYour Name 	BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
109*5113495bSYour Name #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
110*5113495bSYour Name 	TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
111*5113495bSYour Name #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
112*5113495bSYour Name 	TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
113*5113495bSYour Name #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
114*5113495bSYour Name 	WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
115*5113495bSYour Name #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
116*5113495bSYour Name 	WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
117*5113495bSYour Name #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
118*5113495bSYour Name 	WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
119*5113495bSYour Name 
120*5113495bSYour Name #include "hal_6750_tx.h"
121*5113495bSYour Name #include "hal_6750_rx.h"
122*5113495bSYour Name #include <hal_generic_api.h>
123*5113495bSYour Name #include "hal_li_rx.h"
124*5113495bSYour Name #include "hal_li_api.h"
125*5113495bSYour Name #include "hal_li_generic_api.h"
126*5113495bSYour Name 
127*5113495bSYour Name /**
128*5113495bSYour Name  * hal_rx_msdu_start_nss_get_6750() - API to get the NSS Interval from
129*5113495bSYour Name  *                                    rx_msdu_start
130*5113495bSYour Name  * @buf: pointer to the start of RX PKT TLV header
131*5113495bSYour Name  *
132*5113495bSYour Name  * Return: uint32_t(nss)
133*5113495bSYour Name  */
134*5113495bSYour Name static uint32_t
hal_rx_msdu_start_nss_get_6750(uint8_t * buf)135*5113495bSYour Name hal_rx_msdu_start_nss_get_6750(uint8_t *buf)
136*5113495bSYour Name {
137*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
138*5113495bSYour Name 	struct rx_msdu_start *msdu_start =
139*5113495bSYour Name 				&pkt_tlvs->msdu_start_tlv.rx_msdu_start;
140*5113495bSYour Name 	uint8_t mimo_ss_bitmap;
141*5113495bSYour Name 
142*5113495bSYour Name 	mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
143*5113495bSYour Name 
144*5113495bSYour Name 	return qdf_get_hweight8(mimo_ss_bitmap);
145*5113495bSYour Name }
146*5113495bSYour Name 
147*5113495bSYour Name /**
148*5113495bSYour Name  * hal_rx_msdu_start_get_len_6750() - API to get the MSDU length from
149*5113495bSYour Name  *                                    rx_msdu_start TLV
150*5113495bSYour Name  * @buf: pointer to the start of RX PKT TLV headers
151*5113495bSYour Name  *
152*5113495bSYour Name  * Return: (uint32_t)msdu length
153*5113495bSYour Name  */
hal_rx_msdu_start_get_len_6750(uint8_t * buf)154*5113495bSYour Name static uint32_t hal_rx_msdu_start_get_len_6750(uint8_t *buf)
155*5113495bSYour Name {
156*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
157*5113495bSYour Name 	struct rx_msdu_start *msdu_start =
158*5113495bSYour Name 				&pkt_tlvs->msdu_start_tlv.rx_msdu_start;
159*5113495bSYour Name 	uint32_t msdu_len;
160*5113495bSYour Name 
161*5113495bSYour Name 	msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
162*5113495bSYour Name 
163*5113495bSYour Name 	return msdu_len;
164*5113495bSYour Name }
165*5113495bSYour Name 
166*5113495bSYour Name /**
167*5113495bSYour Name  * hal_rx_mon_hw_desc_get_mpdu_status_6750() - Retrieve MPDU status
168*5113495bSYour Name  * @hw_desc_addr: Start address of Rx HW TLVs
169*5113495bSYour Name  * @rs: Status for monitor mode
170*5113495bSYour Name  *
171*5113495bSYour Name  * Return: void
172*5113495bSYour Name  */
hal_rx_mon_hw_desc_get_mpdu_status_6750(void * hw_desc_addr,struct mon_rx_status * rs)173*5113495bSYour Name static void hal_rx_mon_hw_desc_get_mpdu_status_6750(void *hw_desc_addr,
174*5113495bSYour Name 						    struct mon_rx_status *rs)
175*5113495bSYour Name {
176*5113495bSYour Name 	struct rx_msdu_start *rx_msdu_start;
177*5113495bSYour Name 	struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
178*5113495bSYour Name 	uint32_t reg_value;
179*5113495bSYour Name 	const uint32_t sgi_hw_to_cdp[] = {
180*5113495bSYour Name 		CDP_SGI_0_8_US,
181*5113495bSYour Name 		CDP_SGI_0_4_US,
182*5113495bSYour Name 		CDP_SGI_1_6_US,
183*5113495bSYour Name 		CDP_SGI_3_2_US,
184*5113495bSYour Name 	};
185*5113495bSYour Name 
186*5113495bSYour Name 	rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
187*5113495bSYour Name 
188*5113495bSYour Name 	HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
189*5113495bSYour Name 
190*5113495bSYour Name 	rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
191*5113495bSYour Name 				RX_MSDU_START_5, USER_RSSI);
192*5113495bSYour Name 	rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
193*5113495bSYour Name 
194*5113495bSYour Name 	reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
195*5113495bSYour Name 	rs->sgi = sgi_hw_to_cdp[reg_value];
196*5113495bSYour Name 
197*5113495bSYour Name 	reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
198*5113495bSYour Name 	rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
199*5113495bSYour Name 	/* TODO: rs->beamformed should be set for SU beamforming also */
200*5113495bSYour Name }
201*5113495bSYour Name 
202*5113495bSYour Name #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
203*5113495bSYour Name 
hal_get_link_desc_size_6750(void)204*5113495bSYour Name static uint32_t hal_get_link_desc_size_6750(void)
205*5113495bSYour Name {
206*5113495bSYour Name 	return LINK_DESC_SIZE;
207*5113495bSYour Name }
208*5113495bSYour Name 
209*5113495bSYour Name /**
210*5113495bSYour Name  * hal_rx_get_tlv_6750() - API to get the tlv
211*5113495bSYour Name  * @rx_tlv: TLV data extracted from the rx packet
212*5113495bSYour Name  *
213*5113495bSYour Name  * Return: uint8_t
214*5113495bSYour Name  */
hal_rx_get_tlv_6750(void * rx_tlv)215*5113495bSYour Name static uint8_t hal_rx_get_tlv_6750(void *rx_tlv)
216*5113495bSYour Name {
217*5113495bSYour Name 	return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
218*5113495bSYour Name }
219*5113495bSYour Name 
220*5113495bSYour Name /**
221*5113495bSYour Name  * hal_rx_proc_phyrx_other_receive_info_tlv_6750()
222*5113495bSYour Name  *				    - process other receive info TLV
223*5113495bSYour Name  * @rx_tlv_hdr: pointer to TLV header
224*5113495bSYour Name  * @ppdu_info_handle: pointer to ppdu_info
225*5113495bSYour Name  *
226*5113495bSYour Name  * Return: None
227*5113495bSYour Name  */
228*5113495bSYour Name static
hal_rx_proc_phyrx_other_receive_info_tlv_6750(void * rx_tlv_hdr,void * ppdu_info_handle)229*5113495bSYour Name void hal_rx_proc_phyrx_other_receive_info_tlv_6750(void *rx_tlv_hdr,
230*5113495bSYour Name 						   void *ppdu_info_handle)
231*5113495bSYour Name {
232*5113495bSYour Name 	uint32_t tlv_tag, tlv_len;
233*5113495bSYour Name 	uint32_t temp_len, other_tlv_len, other_tlv_tag;
234*5113495bSYour Name 	void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
235*5113495bSYour Name 	void *other_tlv_hdr = NULL;
236*5113495bSYour Name 	void *other_tlv = NULL;
237*5113495bSYour Name 
238*5113495bSYour Name 	tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
239*5113495bSYour Name 	tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
240*5113495bSYour Name 	temp_len = 0;
241*5113495bSYour Name 
242*5113495bSYour Name 	other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
243*5113495bSYour Name 
244*5113495bSYour Name 	other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
245*5113495bSYour Name 	other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
246*5113495bSYour Name 	temp_len += other_tlv_len;
247*5113495bSYour Name 	other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
248*5113495bSYour Name 
249*5113495bSYour Name 	switch (other_tlv_tag) {
250*5113495bSYour Name 	default:
251*5113495bSYour Name 		QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
252*5113495bSYour Name 			  "%s unhandled TLV type: %d, TLV len:%d",
253*5113495bSYour Name 			  __func__, other_tlv_tag, other_tlv_len);
254*5113495bSYour Name 		break;
255*5113495bSYour Name 	}
256*5113495bSYour Name }
257*5113495bSYour Name 
258*5113495bSYour Name /**
259*5113495bSYour Name  * hal_rx_dump_msdu_start_tlv_6750() - dump RX msdu_start TLV in structured
260*5113495bSYour Name  *			               human readable format.
261*5113495bSYour Name  * @pkttlvs: pointer to the pkttlvs.
262*5113495bSYour Name  * @dbg_level: log level.
263*5113495bSYour Name  *
264*5113495bSYour Name  * Return: void
265*5113495bSYour Name  */
hal_rx_dump_msdu_start_tlv_6750(void * pkttlvs,uint8_t dbg_level)266*5113495bSYour Name static void hal_rx_dump_msdu_start_tlv_6750(void *pkttlvs, uint8_t dbg_level)
267*5113495bSYour Name {
268*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
269*5113495bSYour Name 	struct rx_msdu_start *msdu_start =
270*5113495bSYour Name 					&pkt_tlvs->msdu_start_tlv.rx_msdu_start;
271*5113495bSYour Name 
272*5113495bSYour Name 	hal_verbose_debug(
273*5113495bSYour Name 			  "rx_msdu_start tlv (1/2) - "
274*5113495bSYour Name 			  "rxpcu_mpdu_filter_in_category: %x "
275*5113495bSYour Name 			  "sw_frame_group_id: %x "
276*5113495bSYour Name 			  "phy_ppdu_id: %x "
277*5113495bSYour Name 			  "msdu_length: %x "
278*5113495bSYour Name 			  "ipsec_esp: %x "
279*5113495bSYour Name 			  "l3_offset: %x "
280*5113495bSYour Name 			  "ipsec_ah: %x "
281*5113495bSYour Name 			  "l4_offset: %x "
282*5113495bSYour Name 			  "msdu_number: %x "
283*5113495bSYour Name 			  "decap_format: %x "
284*5113495bSYour Name 			  "ipv4_proto: %x "
285*5113495bSYour Name 			  "ipv6_proto: %x "
286*5113495bSYour Name 			  "tcp_proto: %x "
287*5113495bSYour Name 			  "udp_proto: %x "
288*5113495bSYour Name 			  "ip_frag: %x "
289*5113495bSYour Name 			  "tcp_only_ack: %x "
290*5113495bSYour Name 			  "da_is_bcast_mcast: %x "
291*5113495bSYour Name 			  "ip4_protocol_ip6_next_header: %x "
292*5113495bSYour Name 			  "toeplitz_hash_2_or_4: %x "
293*5113495bSYour Name 			  "flow_id_toeplitz: %x "
294*5113495bSYour Name 			  "user_rssi: %x "
295*5113495bSYour Name 			  "pkt_type: %x "
296*5113495bSYour Name 			  "stbc: %x "
297*5113495bSYour Name 			  "sgi: %x "
298*5113495bSYour Name 			  "rate_mcs: %x "
299*5113495bSYour Name 			  "receive_bandwidth: %x "
300*5113495bSYour Name 			  "reception_type: %x "
301*5113495bSYour Name 			  "ppdu_start_timestamp: %u ",
302*5113495bSYour Name 			  msdu_start->rxpcu_mpdu_filter_in_category,
303*5113495bSYour Name 			  msdu_start->sw_frame_group_id,
304*5113495bSYour Name 			  msdu_start->phy_ppdu_id,
305*5113495bSYour Name 			  msdu_start->msdu_length,
306*5113495bSYour Name 			  msdu_start->ipsec_esp,
307*5113495bSYour Name 			  msdu_start->l3_offset,
308*5113495bSYour Name 			  msdu_start->ipsec_ah,
309*5113495bSYour Name 			  msdu_start->l4_offset,
310*5113495bSYour Name 			  msdu_start->msdu_number,
311*5113495bSYour Name 			  msdu_start->decap_format,
312*5113495bSYour Name 			  msdu_start->ipv4_proto,
313*5113495bSYour Name 			  msdu_start->ipv6_proto,
314*5113495bSYour Name 			  msdu_start->tcp_proto,
315*5113495bSYour Name 			  msdu_start->udp_proto,
316*5113495bSYour Name 			  msdu_start->ip_frag,
317*5113495bSYour Name 			  msdu_start->tcp_only_ack,
318*5113495bSYour Name 			  msdu_start->da_is_bcast_mcast,
319*5113495bSYour Name 			  msdu_start->ip4_protocol_ip6_next_header,
320*5113495bSYour Name 			  msdu_start->toeplitz_hash_2_or_4,
321*5113495bSYour Name 			  msdu_start->flow_id_toeplitz,
322*5113495bSYour Name 			  msdu_start->user_rssi,
323*5113495bSYour Name 			  msdu_start->pkt_type,
324*5113495bSYour Name 			  msdu_start->stbc,
325*5113495bSYour Name 			  msdu_start->sgi,
326*5113495bSYour Name 			  msdu_start->rate_mcs,
327*5113495bSYour Name 			  msdu_start->receive_bandwidth,
328*5113495bSYour Name 			  msdu_start->reception_type,
329*5113495bSYour Name 			  msdu_start->ppdu_start_timestamp);
330*5113495bSYour Name 
331*5113495bSYour Name 	hal_verbose_debug(
332*5113495bSYour Name 			  "rx_msdu_start tlv (2/2) - "
333*5113495bSYour Name 			  "sw_phy_meta_data: %x ",
334*5113495bSYour Name 			  msdu_start->sw_phy_meta_data);
335*5113495bSYour Name }
336*5113495bSYour Name 
337*5113495bSYour Name /**
338*5113495bSYour Name  * hal_rx_dump_msdu_end_tlv_6750() - dump RX msdu_end TLV in structured
339*5113495bSYour Name  *			             human readable format.
340*5113495bSYour Name  * @pkttlvs: pointer to the pkttlvs.
341*5113495bSYour Name  * @dbg_level: log level.
342*5113495bSYour Name  *
343*5113495bSYour Name  * Return: void
344*5113495bSYour Name  */
hal_rx_dump_msdu_end_tlv_6750(void * pkttlvs,uint8_t dbg_level)345*5113495bSYour Name static void hal_rx_dump_msdu_end_tlv_6750(void *pkttlvs,
346*5113495bSYour Name 					  uint8_t dbg_level)
347*5113495bSYour Name {
348*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
349*5113495bSYour Name 	struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
350*5113495bSYour Name 
351*5113495bSYour Name 	__QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
352*5113495bSYour Name 		       "rx_msdu_end tlv (1/3) - "
353*5113495bSYour Name 		       "rxpcu_mpdu_filter_in_category: %x "
354*5113495bSYour Name 		       "sw_frame_group_id: %x "
355*5113495bSYour Name 		       "phy_ppdu_id: %x "
356*5113495bSYour Name 		       "ip_hdr_chksum: %x "
357*5113495bSYour Name 		       "tcp_udp_chksum: %x "
358*5113495bSYour Name 		       "key_id_octet: %x "
359*5113495bSYour Name 		       "cce_super_rule: %x "
360*5113495bSYour Name 		       "cce_classify_not_done_truncat: %x "
361*5113495bSYour Name 		       "cce_classify_not_done_cce_dis: %x "
362*5113495bSYour Name 		       "reported_mpdu_length: %x "
363*5113495bSYour Name 		       "first_msdu: %x "
364*5113495bSYour Name 		       "last_msdu: %x "
365*5113495bSYour Name 		       "sa_idx_timeout: %x "
366*5113495bSYour Name 		       "da_idx_timeout: %x "
367*5113495bSYour Name 		       "msdu_limit_error: %x "
368*5113495bSYour Name 		       "flow_idx_timeout: %x "
369*5113495bSYour Name 		       "flow_idx_invalid: %x "
370*5113495bSYour Name 		       "wifi_parser_error: %x "
371*5113495bSYour Name 		       "amsdu_parser_error: %x",
372*5113495bSYour Name 		       msdu_end->rxpcu_mpdu_filter_in_category,
373*5113495bSYour Name 		       msdu_end->sw_frame_group_id,
374*5113495bSYour Name 		       msdu_end->phy_ppdu_id,
375*5113495bSYour Name 		       msdu_end->ip_hdr_chksum,
376*5113495bSYour Name 		       msdu_end->tcp_udp_chksum,
377*5113495bSYour Name 		       msdu_end->key_id_octet,
378*5113495bSYour Name 		       msdu_end->cce_super_rule,
379*5113495bSYour Name 		       msdu_end->cce_classify_not_done_truncate,
380*5113495bSYour Name 		       msdu_end->cce_classify_not_done_cce_dis,
381*5113495bSYour Name 		       msdu_end->reported_mpdu_length,
382*5113495bSYour Name 		       msdu_end->first_msdu,
383*5113495bSYour Name 		       msdu_end->last_msdu,
384*5113495bSYour Name 		       msdu_end->sa_idx_timeout,
385*5113495bSYour Name 		       msdu_end->da_idx_timeout,
386*5113495bSYour Name 		       msdu_end->msdu_limit_error,
387*5113495bSYour Name 		       msdu_end->flow_idx_timeout,
388*5113495bSYour Name 		       msdu_end->flow_idx_invalid,
389*5113495bSYour Name 		       msdu_end->wifi_parser_error,
390*5113495bSYour Name 		       msdu_end->amsdu_parser_error);
391*5113495bSYour Name 
392*5113495bSYour Name 	__QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
393*5113495bSYour Name 		       "rx_msdu_end tlv (2/3)- "
394*5113495bSYour Name 		       "sa_is_valid: %x "
395*5113495bSYour Name 		       "da_is_valid: %x "
396*5113495bSYour Name 		       "da_is_mcbc: %x "
397*5113495bSYour Name 		       "l3_header_padding: %x "
398*5113495bSYour Name 		       "ipv6_options_crc: %x "
399*5113495bSYour Name 		       "tcp_seq_number: %x "
400*5113495bSYour Name 		       "tcp_ack_number: %x "
401*5113495bSYour Name 		       "tcp_flag: %x "
402*5113495bSYour Name 		       "lro_eligible: %x "
403*5113495bSYour Name 		       "window_size: %x "
404*5113495bSYour Name 		       "da_offset: %x "
405*5113495bSYour Name 		       "sa_offset: %x "
406*5113495bSYour Name 		       "da_offset_valid: %x "
407*5113495bSYour Name 		       "sa_offset_valid: %x "
408*5113495bSYour Name 		       "rule_indication_31_0: %x "
409*5113495bSYour Name 		       "rule_indication_63_32: %x "
410*5113495bSYour Name 		       "sa_idx: %x "
411*5113495bSYour Name 		       "da_idx: %x "
412*5113495bSYour Name 		       "msdu_drop: %x "
413*5113495bSYour Name 		       "reo_destination_indication: %x "
414*5113495bSYour Name 		       "flow_idx: %x "
415*5113495bSYour Name 		       "fse_metadata: %x "
416*5113495bSYour Name 		       "cce_metadata: %x "
417*5113495bSYour Name 		       "sa_sw_peer_id: %x ",
418*5113495bSYour Name 		       msdu_end->sa_is_valid,
419*5113495bSYour Name 		       msdu_end->da_is_valid,
420*5113495bSYour Name 		       msdu_end->da_is_mcbc,
421*5113495bSYour Name 		       msdu_end->l3_header_padding,
422*5113495bSYour Name 		       msdu_end->ipv6_options_crc,
423*5113495bSYour Name 		       msdu_end->tcp_seq_number,
424*5113495bSYour Name 		       msdu_end->tcp_ack_number,
425*5113495bSYour Name 		       msdu_end->tcp_flag,
426*5113495bSYour Name 		       msdu_end->lro_eligible,
427*5113495bSYour Name 		       msdu_end->window_size,
428*5113495bSYour Name 		       msdu_end->da_offset,
429*5113495bSYour Name 		       msdu_end->sa_offset,
430*5113495bSYour Name 		       msdu_end->da_offset_valid,
431*5113495bSYour Name 		       msdu_end->sa_offset_valid,
432*5113495bSYour Name 		       msdu_end->rule_indication_31_0,
433*5113495bSYour Name 		       msdu_end->rule_indication_63_32,
434*5113495bSYour Name 		       msdu_end->sa_idx,
435*5113495bSYour Name 		       msdu_end->da_idx_or_sw_peer_id,
436*5113495bSYour Name 		       msdu_end->msdu_drop,
437*5113495bSYour Name 		       msdu_end->reo_destination_indication,
438*5113495bSYour Name 		       msdu_end->flow_idx,
439*5113495bSYour Name 		       msdu_end->fse_metadata,
440*5113495bSYour Name 		       msdu_end->cce_metadata,
441*5113495bSYour Name 		       msdu_end->sa_sw_peer_id);
442*5113495bSYour Name 	__QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
443*5113495bSYour Name 		       "rx_msdu_end tlv (3/3)"
444*5113495bSYour Name 		       "aggregation_count %x "
445*5113495bSYour Name 		       "flow_aggregation_continuation %x "
446*5113495bSYour Name 		       "fisa_timeout %x "
447*5113495bSYour Name 		       "cumulative_l4_checksum %x "
448*5113495bSYour Name 		       "cumulative_ip_length %x",
449*5113495bSYour Name 		       msdu_end->aggregation_count,
450*5113495bSYour Name 		       msdu_end->flow_aggregation_continuation,
451*5113495bSYour Name 		       msdu_end->fisa_timeout,
452*5113495bSYour Name 		       msdu_end->cumulative_l4_checksum,
453*5113495bSYour Name 		       msdu_end->cumulative_ip_length);
454*5113495bSYour Name }
455*5113495bSYour Name 
456*5113495bSYour Name /*
457*5113495bSYour Name  * Get tid from RX_MPDU_START
458*5113495bSYour Name  */
459*5113495bSYour Name #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
460*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info),	\
461*5113495bSYour Name 		RX_MPDU_INFO_7_TID_OFFSET)),		\
462*5113495bSYour Name 		RX_MPDU_INFO_7_TID_MASK,		\
463*5113495bSYour Name 		RX_MPDU_INFO_7_TID_LSB))
464*5113495bSYour Name 
hal_rx_mpdu_start_tid_get_6750(uint8_t * buf)465*5113495bSYour Name static uint32_t hal_rx_mpdu_start_tid_get_6750(uint8_t *buf)
466*5113495bSYour Name {
467*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
468*5113495bSYour Name 	struct rx_mpdu_start *mpdu_start =
469*5113495bSYour Name 			&pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
470*5113495bSYour Name 	uint32_t tid;
471*5113495bSYour Name 
472*5113495bSYour Name 	tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
473*5113495bSYour Name 
474*5113495bSYour Name 	return tid;
475*5113495bSYour Name }
476*5113495bSYour Name 
477*5113495bSYour Name #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
478*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),	\
479*5113495bSYour Name 	RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)),	\
480*5113495bSYour Name 	RX_MSDU_START_5_RECEPTION_TYPE_MASK,		\
481*5113495bSYour Name 	RX_MSDU_START_5_RECEPTION_TYPE_LSB))
482*5113495bSYour Name 
483*5113495bSYour Name /**
484*5113495bSYour Name  * hal_rx_msdu_start_reception_type_get_6750() - API to get the reception type
485*5113495bSYour Name  *                                               Interval from rx_msdu_start
486*5113495bSYour Name  * @buf: pointer to the start of RX PKT TLV header
487*5113495bSYour Name  *
488*5113495bSYour Name  * Return: uint32_t(reception_type)
489*5113495bSYour Name  */
490*5113495bSYour Name static
hal_rx_msdu_start_reception_type_get_6750(uint8_t * buf)491*5113495bSYour Name uint32_t hal_rx_msdu_start_reception_type_get_6750(uint8_t *buf)
492*5113495bSYour Name {
493*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
494*5113495bSYour Name 	struct rx_msdu_start *msdu_start =
495*5113495bSYour Name 		&pkt_tlvs->msdu_start_tlv.rx_msdu_start;
496*5113495bSYour Name 	uint32_t reception_type;
497*5113495bSYour Name 
498*5113495bSYour Name 	reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
499*5113495bSYour Name 
500*5113495bSYour Name 	return reception_type;
501*5113495bSYour Name }
502*5113495bSYour Name 
503*5113495bSYour Name /**
504*5113495bSYour Name  * hal_rx_msdu_end_da_idx_get_6750() - API to get da_idx from rx_msdu_end TLV
505*5113495bSYour Name  * @buf: pointer to the start of RX PKT TLV headers
506*5113495bSYour Name  *
507*5113495bSYour Name  * Return: da index
508*5113495bSYour Name  */
hal_rx_msdu_end_da_idx_get_6750(uint8_t * buf)509*5113495bSYour Name static uint16_t hal_rx_msdu_end_da_idx_get_6750(uint8_t *buf)
510*5113495bSYour Name {
511*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
512*5113495bSYour Name 	struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
513*5113495bSYour Name 	uint16_t da_idx;
514*5113495bSYour Name 
515*5113495bSYour Name 	da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
516*5113495bSYour Name 
517*5113495bSYour Name 	return da_idx;
518*5113495bSYour Name }
519*5113495bSYour Name 
520*5113495bSYour Name /**
521*5113495bSYour Name  * hal_rx_get_rx_fragment_number_6750() - API to retrieve rx fragment number
522*5113495bSYour Name  * @buf: Network buffer
523*5113495bSYour Name  *
524*5113495bSYour Name  * Return: rx fragment number
525*5113495bSYour Name  */
526*5113495bSYour Name static
hal_rx_get_rx_fragment_number_6750(uint8_t * buf)527*5113495bSYour Name uint8_t hal_rx_get_rx_fragment_number_6750(uint8_t *buf)
528*5113495bSYour Name {
529*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
530*5113495bSYour Name 	struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
531*5113495bSYour Name 
532*5113495bSYour Name 	/* Return first 4 bits as fragment number */
533*5113495bSYour Name 	return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
534*5113495bSYour Name 		DOT11_SEQ_FRAG_MASK);
535*5113495bSYour Name }
536*5113495bSYour Name 
537*5113495bSYour Name /**
538*5113495bSYour Name  * hal_rx_msdu_end_da_is_mcbc_get_6750() - API to check if pkt is MCBC
539*5113495bSYour Name  *                                         from rx_msdu_end TLV
540*5113495bSYour Name  * @buf: pointer to the start of RX PKT TLV headers
541*5113495bSYour Name  *
542*5113495bSYour Name  * Return: da_is_mcbc
543*5113495bSYour Name  */
544*5113495bSYour Name static uint8_t
hal_rx_msdu_end_da_is_mcbc_get_6750(uint8_t * buf)545*5113495bSYour Name hal_rx_msdu_end_da_is_mcbc_get_6750(uint8_t *buf)
546*5113495bSYour Name {
547*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
548*5113495bSYour Name 	struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
549*5113495bSYour Name 
550*5113495bSYour Name 	return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
551*5113495bSYour Name }
552*5113495bSYour Name 
553*5113495bSYour Name /**
554*5113495bSYour Name  * hal_rx_msdu_end_sa_is_valid_get_6750() - API to get_6750 the sa_is_valid bit
555*5113495bSYour Name  *                                          from rx_msdu_end TLV
556*5113495bSYour Name  * @buf: pointer to the start of RX PKT TLV headers
557*5113495bSYour Name  *
558*5113495bSYour Name  * Return: sa_is_valid bit
559*5113495bSYour Name  */
560*5113495bSYour Name static uint8_t
hal_rx_msdu_end_sa_is_valid_get_6750(uint8_t * buf)561*5113495bSYour Name hal_rx_msdu_end_sa_is_valid_get_6750(uint8_t *buf)
562*5113495bSYour Name {
563*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
564*5113495bSYour Name 	struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
565*5113495bSYour Name 	uint8_t sa_is_valid;
566*5113495bSYour Name 
567*5113495bSYour Name 	sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
568*5113495bSYour Name 
569*5113495bSYour Name 	return sa_is_valid;
570*5113495bSYour Name }
571*5113495bSYour Name 
572*5113495bSYour Name /**
573*5113495bSYour Name  * hal_rx_msdu_end_sa_idx_get_6750() - API to get_6750 the sa_idx from
574*5113495bSYour Name  *                                     rx_msdu_end TLV
575*5113495bSYour Name  * @buf: pointer to the start of RX PKT TLV headers
576*5113495bSYour Name  *
577*5113495bSYour Name  * Return: sa_idx (SA AST index)
578*5113495bSYour Name  */
579*5113495bSYour Name static
hal_rx_msdu_end_sa_idx_get_6750(uint8_t * buf)580*5113495bSYour Name uint16_t hal_rx_msdu_end_sa_idx_get_6750(uint8_t *buf)
581*5113495bSYour Name {
582*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
583*5113495bSYour Name 	struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
584*5113495bSYour Name 	uint16_t sa_idx;
585*5113495bSYour Name 
586*5113495bSYour Name 	sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
587*5113495bSYour Name 
588*5113495bSYour Name 	return sa_idx;
589*5113495bSYour Name }
590*5113495bSYour Name 
591*5113495bSYour Name /**
592*5113495bSYour Name  * hal_rx_desc_is_first_msdu_6750() - Check if first msdu
593*5113495bSYour Name  * @hw_desc_addr: hardware descriptor address
594*5113495bSYour Name  *
595*5113495bSYour Name  * Return: 0 - success/ non-zero failure
596*5113495bSYour Name  */
hal_rx_desc_is_first_msdu_6750(void * hw_desc_addr)597*5113495bSYour Name static uint32_t hal_rx_desc_is_first_msdu_6750(void *hw_desc_addr)
598*5113495bSYour Name {
599*5113495bSYour Name 	struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
600*5113495bSYour Name 	struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
601*5113495bSYour Name 
602*5113495bSYour Name 	return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
603*5113495bSYour Name }
604*5113495bSYour Name 
605*5113495bSYour Name /**
606*5113495bSYour Name  * hal_rx_msdu_end_l3_hdr_padding_get_6750() - API to get the l3_header padding
607*5113495bSYour Name  *                                             from rx_msdu_end TLV
608*5113495bSYour Name  * @buf: pointer to the start of RX PKT TLV headers
609*5113495bSYour Name  *
610*5113495bSYour Name  * Return: number of l3 header padding bytes
611*5113495bSYour Name  */
hal_rx_msdu_end_l3_hdr_padding_get_6750(uint8_t * buf)612*5113495bSYour Name static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6750(uint8_t *buf)
613*5113495bSYour Name {
614*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
615*5113495bSYour Name 	struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
616*5113495bSYour Name 	uint32_t l3_header_padding;
617*5113495bSYour Name 
618*5113495bSYour Name 	l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
619*5113495bSYour Name 
620*5113495bSYour Name 	return l3_header_padding;
621*5113495bSYour Name }
622*5113495bSYour Name 
623*5113495bSYour Name /**
624*5113495bSYour Name  * hal_rx_tlv_l3_type_get_6750: API to get the l3 type from
625*5113495bSYour Name  * from rx_msdu_end tlv
626*5113495bSYour Name  *
627*5113495bSYour Name  * @buf: pointer to the start of RX PKT TLV headers
628*5113495bSYour Name  * Return: uint32_t(l3 type)
629*5113495bSYour Name  */
630*5113495bSYour Name static inline uint32_t
hal_rx_tlv_l3_type_get_6750(uint8_t * buf)631*5113495bSYour Name hal_rx_tlv_l3_type_get_6750(uint8_t *buf)
632*5113495bSYour Name {
633*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
634*5113495bSYour Name 	struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
635*5113495bSYour Name 	uint32_t l3_type;
636*5113495bSYour Name 
637*5113495bSYour Name 	l3_type =  HAL_RX_MSDU_END_L3_TYPE_GET(msdu_end);
638*5113495bSYour Name 
639*5113495bSYour Name 	return l3_type;
640*5113495bSYour Name }
641*5113495bSYour Name 
642*5113495bSYour Name /**
643*5113495bSYour Name  * hal_rx_encryption_info_valid_6750() - Returns encryption type.
644*5113495bSYour Name  * @buf: rx_tlv_hdr of the received packet
645*5113495bSYour Name  *
646*5113495bSYour Name  * Return: encryption type
647*5113495bSYour Name  */
hal_rx_encryption_info_valid_6750(uint8_t * buf)648*5113495bSYour Name static uint32_t hal_rx_encryption_info_valid_6750(uint8_t *buf)
649*5113495bSYour Name {
650*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
651*5113495bSYour Name 	struct rx_mpdu_start *mpdu_start =
652*5113495bSYour Name 				 &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
653*5113495bSYour Name 	struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
654*5113495bSYour Name 	uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
655*5113495bSYour Name 
656*5113495bSYour Name 	return encryption_info;
657*5113495bSYour Name }
658*5113495bSYour Name 
659*5113495bSYour Name /**
660*5113495bSYour Name  * hal_rx_print_pn_6750() - Prints the PN of rx packet.
661*5113495bSYour Name  * @buf: rx_tlv_hdr of the received packet
662*5113495bSYour Name  *
663*5113495bSYour Name  * Return: void
664*5113495bSYour Name  */
hal_rx_print_pn_6750(uint8_t * buf)665*5113495bSYour Name static void hal_rx_print_pn_6750(uint8_t *buf)
666*5113495bSYour Name {
667*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
668*5113495bSYour Name 	struct rx_mpdu_start *mpdu_start =
669*5113495bSYour Name 				 &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
670*5113495bSYour Name 	struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
671*5113495bSYour Name 
672*5113495bSYour Name 	uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
673*5113495bSYour Name 	uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
674*5113495bSYour Name 	uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
675*5113495bSYour Name 	uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
676*5113495bSYour Name 
677*5113495bSYour Name 	hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x",
678*5113495bSYour Name 		  pn_127_96, pn_95_64, pn_63_32, pn_31_0);
679*5113495bSYour Name }
680*5113495bSYour Name 
681*5113495bSYour Name /**
682*5113495bSYour Name  * hal_rx_msdu_end_first_msdu_get_6750() - API to get first msdu status
683*5113495bSYour Name  *                                         from rx_msdu_end TLV
684*5113495bSYour Name  * @buf: pointer to the start of RX PKT TLV headers
685*5113495bSYour Name  *
686*5113495bSYour Name  * Return: first_msdu
687*5113495bSYour Name  */
hal_rx_msdu_end_first_msdu_get_6750(uint8_t * buf)688*5113495bSYour Name static uint8_t hal_rx_msdu_end_first_msdu_get_6750(uint8_t *buf)
689*5113495bSYour Name {
690*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
691*5113495bSYour Name 	struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
692*5113495bSYour Name 	uint8_t first_msdu;
693*5113495bSYour Name 
694*5113495bSYour Name 	first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
695*5113495bSYour Name 
696*5113495bSYour Name 	return first_msdu;
697*5113495bSYour Name }
698*5113495bSYour Name 
699*5113495bSYour Name /**
700*5113495bSYour Name  * hal_rx_msdu_end_da_is_valid_get_6750() - API to check if da is valid
701*5113495bSYour Name  *                                          from rx_msdu_end TLV
702*5113495bSYour Name  * @buf: pointer to the start of RX PKT TLV headers
703*5113495bSYour Name  *
704*5113495bSYour Name  * Return: da_is_valid
705*5113495bSYour Name  */
hal_rx_msdu_end_da_is_valid_get_6750(uint8_t * buf)706*5113495bSYour Name static uint8_t hal_rx_msdu_end_da_is_valid_get_6750(uint8_t *buf)
707*5113495bSYour Name {
708*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
709*5113495bSYour Name 	struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
710*5113495bSYour Name 	uint8_t da_is_valid;
711*5113495bSYour Name 
712*5113495bSYour Name 	da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
713*5113495bSYour Name 
714*5113495bSYour Name 	return da_is_valid;
715*5113495bSYour Name }
716*5113495bSYour Name 
717*5113495bSYour Name /**
718*5113495bSYour Name  * hal_rx_msdu_end_last_msdu_get_6750() - API to get last msdu status
719*5113495bSYour Name  *                                        from rx_msdu_end TLV
720*5113495bSYour Name  * @buf: pointer to the start of RX PKT TLV headers
721*5113495bSYour Name  *
722*5113495bSYour Name  * Return: last_msdu
723*5113495bSYour Name  */
hal_rx_msdu_end_last_msdu_get_6750(uint8_t * buf)724*5113495bSYour Name static uint8_t hal_rx_msdu_end_last_msdu_get_6750(uint8_t *buf)
725*5113495bSYour Name {
726*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
727*5113495bSYour Name 	struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
728*5113495bSYour Name 	uint8_t last_msdu;
729*5113495bSYour Name 
730*5113495bSYour Name 	last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
731*5113495bSYour Name 
732*5113495bSYour Name 	return last_msdu;
733*5113495bSYour Name }
734*5113495bSYour Name 
735*5113495bSYour Name /**
736*5113495bSYour Name  * hal_rx_get_mpdu_mac_ad4_valid_6750() - Retrieves if mpdu 4th addr is valid
737*5113495bSYour Name  * @buf: Network buffer
738*5113495bSYour Name  *
739*5113495bSYour Name  * Return: value of mpdu 4th address valid field
740*5113495bSYour Name  */
hal_rx_get_mpdu_mac_ad4_valid_6750(uint8_t * buf)741*5113495bSYour Name static bool hal_rx_get_mpdu_mac_ad4_valid_6750(uint8_t *buf)
742*5113495bSYour Name {
743*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
744*5113495bSYour Name 	struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
745*5113495bSYour Name 	bool ad4_valid = 0;
746*5113495bSYour Name 
747*5113495bSYour Name 	ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
748*5113495bSYour Name 
749*5113495bSYour Name 	return ad4_valid;
750*5113495bSYour Name }
751*5113495bSYour Name 
752*5113495bSYour Name /**
753*5113495bSYour Name  * hal_rx_mpdu_start_sw_peer_id_get_6750() - Retrieve sw peer_id
754*5113495bSYour Name  * @buf: network buffer
755*5113495bSYour Name  *
756*5113495bSYour Name  * Return: sw peer_id
757*5113495bSYour Name  */
hal_rx_mpdu_start_sw_peer_id_get_6750(uint8_t * buf)758*5113495bSYour Name static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6750(uint8_t *buf)
759*5113495bSYour Name {
760*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
761*5113495bSYour Name 	struct rx_mpdu_start *mpdu_start =
762*5113495bSYour Name 			&pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
763*5113495bSYour Name 
764*5113495bSYour Name 	return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
765*5113495bSYour Name 		&mpdu_start->rx_mpdu_info_details);
766*5113495bSYour Name }
767*5113495bSYour Name 
768*5113495bSYour Name /**
769*5113495bSYour Name  * hal_rx_mpdu_get_to_ds_6750() - API to get the tods info from rx_mpdu_start
770*5113495bSYour Name  * @buf: pointer to the start of RX PKT TLV header
771*5113495bSYour Name  *
772*5113495bSYour Name  * Return: uint32_t(to_ds)
773*5113495bSYour Name  */
hal_rx_mpdu_get_to_ds_6750(uint8_t * buf)774*5113495bSYour Name static uint32_t hal_rx_mpdu_get_to_ds_6750(uint8_t *buf)
775*5113495bSYour Name {
776*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
777*5113495bSYour Name 	struct rx_mpdu_start *mpdu_start =
778*5113495bSYour Name 				 &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
779*5113495bSYour Name 
780*5113495bSYour Name 	struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
781*5113495bSYour Name 
782*5113495bSYour Name 	return HAL_RX_MPDU_GET_TODS(mpdu_info);
783*5113495bSYour Name }
784*5113495bSYour Name 
785*5113495bSYour Name /**
786*5113495bSYour Name  * hal_rx_mpdu_get_fr_ds_6750() - API to get the from ds info from rx_mpdu_start
787*5113495bSYour Name  * @buf: pointer to the start of RX PKT TLV header
788*5113495bSYour Name  *
789*5113495bSYour Name  * Return: uint32_t(fr_ds)
790*5113495bSYour Name  */
hal_rx_mpdu_get_fr_ds_6750(uint8_t * buf)791*5113495bSYour Name static uint32_t hal_rx_mpdu_get_fr_ds_6750(uint8_t *buf)
792*5113495bSYour Name {
793*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
794*5113495bSYour Name 	struct rx_mpdu_start *mpdu_start =
795*5113495bSYour Name 				 &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
796*5113495bSYour Name 
797*5113495bSYour Name 	struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
798*5113495bSYour Name 
799*5113495bSYour Name 	return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
800*5113495bSYour Name }
801*5113495bSYour Name 
802*5113495bSYour Name /**
803*5113495bSYour Name  * hal_rx_get_mpdu_frame_control_valid_6750() - Retrieves mpdu
804*5113495bSYour Name  *                                              frame control valid
805*5113495bSYour Name  * @buf: Network buffer
806*5113495bSYour Name  *
807*5113495bSYour Name  * Return: value of frame control valid field
808*5113495bSYour Name  */
hal_rx_get_mpdu_frame_control_valid_6750(uint8_t * buf)809*5113495bSYour Name static uint8_t hal_rx_get_mpdu_frame_control_valid_6750(uint8_t *buf)
810*5113495bSYour Name {
811*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
812*5113495bSYour Name 	struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
813*5113495bSYour Name 
814*5113495bSYour Name 	return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
815*5113495bSYour Name }
816*5113495bSYour Name 
817*5113495bSYour Name /**
818*5113495bSYour Name  * hal_rx_mpdu_get_addr1_6750() - API to check get address1 of the mpdu
819*5113495bSYour Name  * @buf: pointer to the start of RX PKT TLV headera
820*5113495bSYour Name  * @mac_addr: pointer to mac address
821*5113495bSYour Name  *
822*5113495bSYour Name  * Return: success/failure
823*5113495bSYour Name  */
hal_rx_mpdu_get_addr1_6750(uint8_t * buf,uint8_t * mac_addr)824*5113495bSYour Name static QDF_STATUS hal_rx_mpdu_get_addr1_6750(uint8_t *buf, uint8_t *mac_addr)
825*5113495bSYour Name {
826*5113495bSYour Name 	struct __attribute__((__packed__)) hal_addr1 {
827*5113495bSYour Name 		uint32_t ad1_31_0;
828*5113495bSYour Name 		uint16_t ad1_47_32;
829*5113495bSYour Name 	};
830*5113495bSYour Name 
831*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
832*5113495bSYour Name 	struct rx_mpdu_start *mpdu_start =
833*5113495bSYour Name 				 &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
834*5113495bSYour Name 
835*5113495bSYour Name 	struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
836*5113495bSYour Name 	struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
837*5113495bSYour Name 	uint32_t mac_addr_ad1_valid;
838*5113495bSYour Name 
839*5113495bSYour Name 	mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
840*5113495bSYour Name 
841*5113495bSYour Name 	if (mac_addr_ad1_valid) {
842*5113495bSYour Name 		addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
843*5113495bSYour Name 		addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
844*5113495bSYour Name 		return QDF_STATUS_SUCCESS;
845*5113495bSYour Name 	}
846*5113495bSYour Name 
847*5113495bSYour Name 	return QDF_STATUS_E_FAILURE;
848*5113495bSYour Name }
849*5113495bSYour Name 
850*5113495bSYour Name /**
851*5113495bSYour Name  * hal_rx_mpdu_get_addr2_6750() - API to check get address2 of the mpdu
852*5113495bSYour Name  * in the packet
853*5113495bSYour Name  * @buf: pointer to the start of RX PKT TLV header
854*5113495bSYour Name  * @mac_addr: pointer to mac address
855*5113495bSYour Name  *
856*5113495bSYour Name  * Return: success/failure
857*5113495bSYour Name  */
hal_rx_mpdu_get_addr2_6750(uint8_t * buf,uint8_t * mac_addr)858*5113495bSYour Name static QDF_STATUS hal_rx_mpdu_get_addr2_6750(uint8_t *buf,
859*5113495bSYour Name 					     uint8_t *mac_addr)
860*5113495bSYour Name {
861*5113495bSYour Name 	struct __attribute__((__packed__)) hal_addr2 {
862*5113495bSYour Name 		uint16_t ad2_15_0;
863*5113495bSYour Name 		uint32_t ad2_47_16;
864*5113495bSYour Name 	};
865*5113495bSYour Name 
866*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
867*5113495bSYour Name 	struct rx_mpdu_start *mpdu_start =
868*5113495bSYour Name 				 &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
869*5113495bSYour Name 
870*5113495bSYour Name 	struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
871*5113495bSYour Name 	struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
872*5113495bSYour Name 	uint32_t mac_addr_ad2_valid;
873*5113495bSYour Name 
874*5113495bSYour Name 	mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
875*5113495bSYour Name 
876*5113495bSYour Name 	if (mac_addr_ad2_valid) {
877*5113495bSYour Name 		addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
878*5113495bSYour Name 		addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
879*5113495bSYour Name 		return QDF_STATUS_SUCCESS;
880*5113495bSYour Name 	}
881*5113495bSYour Name 
882*5113495bSYour Name 	return QDF_STATUS_E_FAILURE;
883*5113495bSYour Name }
884*5113495bSYour Name 
885*5113495bSYour Name /**
886*5113495bSYour Name  * hal_rx_mpdu_get_addr3_6750() - API to get address3 of the mpdu
887*5113495bSYour Name  * in the packet
888*5113495bSYour Name  * @buf: pointer to the start of RX PKT TLV header
889*5113495bSYour Name  * @mac_addr: pointer to mac address
890*5113495bSYour Name  *
891*5113495bSYour Name  * Return: success/failure
892*5113495bSYour Name  */
hal_rx_mpdu_get_addr3_6750(uint8_t * buf,uint8_t * mac_addr)893*5113495bSYour Name static QDF_STATUS hal_rx_mpdu_get_addr3_6750(uint8_t *buf, uint8_t *mac_addr)
894*5113495bSYour Name {
895*5113495bSYour Name 	struct __attribute__((__packed__)) hal_addr3 {
896*5113495bSYour Name 		uint32_t ad3_31_0;
897*5113495bSYour Name 		uint16_t ad3_47_32;
898*5113495bSYour Name 	};
899*5113495bSYour Name 
900*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
901*5113495bSYour Name 	struct rx_mpdu_start *mpdu_start =
902*5113495bSYour Name 				 &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
903*5113495bSYour Name 
904*5113495bSYour Name 	struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
905*5113495bSYour Name 	struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
906*5113495bSYour Name 	uint32_t mac_addr_ad3_valid;
907*5113495bSYour Name 
908*5113495bSYour Name 	mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
909*5113495bSYour Name 
910*5113495bSYour Name 	if (mac_addr_ad3_valid) {
911*5113495bSYour Name 		addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
912*5113495bSYour Name 		addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
913*5113495bSYour Name 		return QDF_STATUS_SUCCESS;
914*5113495bSYour Name 	}
915*5113495bSYour Name 
916*5113495bSYour Name 	return QDF_STATUS_E_FAILURE;
917*5113495bSYour Name }
918*5113495bSYour Name 
919*5113495bSYour Name /**
920*5113495bSYour Name  * hal_rx_mpdu_get_addr4_6750() - API to get address4 of the mpdu
921*5113495bSYour Name  * in the packet
922*5113495bSYour Name  * @buf: pointer to the start of RX PKT TLV header
923*5113495bSYour Name  * @mac_addr: pointer to mac address
924*5113495bSYour Name  *
925*5113495bSYour Name  * Return: success/failure
926*5113495bSYour Name  */
hal_rx_mpdu_get_addr4_6750(uint8_t * buf,uint8_t * mac_addr)927*5113495bSYour Name static QDF_STATUS hal_rx_mpdu_get_addr4_6750(uint8_t *buf, uint8_t *mac_addr)
928*5113495bSYour Name {
929*5113495bSYour Name 	struct __attribute__((__packed__)) hal_addr4 {
930*5113495bSYour Name 		uint32_t ad4_31_0;
931*5113495bSYour Name 		uint16_t ad4_47_32;
932*5113495bSYour Name 	};
933*5113495bSYour Name 
934*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
935*5113495bSYour Name 	struct rx_mpdu_start *mpdu_start =
936*5113495bSYour Name 				 &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
937*5113495bSYour Name 
938*5113495bSYour Name 	struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
939*5113495bSYour Name 	struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
940*5113495bSYour Name 	uint32_t mac_addr_ad4_valid;
941*5113495bSYour Name 
942*5113495bSYour Name 	mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
943*5113495bSYour Name 
944*5113495bSYour Name 	if (mac_addr_ad4_valid) {
945*5113495bSYour Name 		addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
946*5113495bSYour Name 		addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
947*5113495bSYour Name 		return QDF_STATUS_SUCCESS;
948*5113495bSYour Name 	}
949*5113495bSYour Name 
950*5113495bSYour Name 	return QDF_STATUS_E_FAILURE;
951*5113495bSYour Name }
952*5113495bSYour Name 
953*5113495bSYour Name /**
954*5113495bSYour Name  * hal_rx_get_mpdu_sequence_control_valid_6750() - Get mpdu sequence
955*5113495bSYour Name  *                                                 control valid
956*5113495bSYour Name  * @buf: Network buffer
957*5113495bSYour Name  *
958*5113495bSYour Name  * Return: value of sequence control valid field
959*5113495bSYour Name  */
hal_rx_get_mpdu_sequence_control_valid_6750(uint8_t * buf)960*5113495bSYour Name static uint8_t hal_rx_get_mpdu_sequence_control_valid_6750(uint8_t *buf)
961*5113495bSYour Name {
962*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
963*5113495bSYour Name 	struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
964*5113495bSYour Name 
965*5113495bSYour Name 	return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
966*5113495bSYour Name }
967*5113495bSYour Name 
968*5113495bSYour Name /**
969*5113495bSYour Name  * hal_rx_is_unicast_6750() - check packet is unicast frame or not.
970*5113495bSYour Name  * @buf: pointer to rx pkt TLV.
971*5113495bSYour Name  *
972*5113495bSYour Name  * Return: true on unicast.
973*5113495bSYour Name  */
hal_rx_is_unicast_6750(uint8_t * buf)974*5113495bSYour Name static bool hal_rx_is_unicast_6750(uint8_t *buf)
975*5113495bSYour Name {
976*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
977*5113495bSYour Name 	struct rx_mpdu_start *mpdu_start =
978*5113495bSYour Name 		&pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
979*5113495bSYour Name 	uint32_t grp_id;
980*5113495bSYour Name 	uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
981*5113495bSYour Name 
982*5113495bSYour Name 	grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
983*5113495bSYour Name 			   RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
984*5113495bSYour Name 			  RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
985*5113495bSYour Name 			  RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
986*5113495bSYour Name 
987*5113495bSYour Name 	return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
988*5113495bSYour Name }
989*5113495bSYour Name 
990*5113495bSYour Name /**
991*5113495bSYour Name  * hal_rx_tid_get_6750() - get tid based on qos control valid.
992*5113495bSYour Name  * @hal_soc_hdl: hal_soc handle
993*5113495bSYour Name  * @buf: pointer to rx pkt TLV.
994*5113495bSYour Name  *
995*5113495bSYour Name  * Return: tid
996*5113495bSYour Name  */
hal_rx_tid_get_6750(hal_soc_handle_t hal_soc_hdl,uint8_t * buf)997*5113495bSYour Name static uint32_t hal_rx_tid_get_6750(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
998*5113495bSYour Name {
999*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
1000*5113495bSYour Name 	struct rx_mpdu_start *mpdu_start =
1001*5113495bSYour Name 	&pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
1002*5113495bSYour Name 	uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
1003*5113495bSYour Name 	uint8_t qos_control_valid =
1004*5113495bSYour Name 		(_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
1005*5113495bSYour Name 			  RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
1006*5113495bSYour Name 			 RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
1007*5113495bSYour Name 			 RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
1008*5113495bSYour Name 
1009*5113495bSYour Name 	if (qos_control_valid)
1010*5113495bSYour Name 		return hal_rx_mpdu_start_tid_get_6750(buf);
1011*5113495bSYour Name 
1012*5113495bSYour Name 	return HAL_RX_NON_QOS_TID;
1013*5113495bSYour Name }
1014*5113495bSYour Name 
1015*5113495bSYour Name /**
1016*5113495bSYour Name  * hal_rx_hw_desc_get_ppduid_get_6750() - retrieve ppdu id
1017*5113495bSYour Name  * @rx_tlv_hdr: rx tlv header
1018*5113495bSYour Name  * @rxdma_dst_ring_desc: rxdma HW descriptor
1019*5113495bSYour Name  *
1020*5113495bSYour Name  * Return: ppdu id
1021*5113495bSYour Name  */
hal_rx_hw_desc_get_ppduid_get_6750(void * rx_tlv_hdr,void * rxdma_dst_ring_desc)1022*5113495bSYour Name static uint32_t hal_rx_hw_desc_get_ppduid_get_6750(void *rx_tlv_hdr,
1023*5113495bSYour Name 						   void *rxdma_dst_ring_desc)
1024*5113495bSYour Name {
1025*5113495bSYour Name 	struct rx_mpdu_info *rx_mpdu_info;
1026*5113495bSYour Name 	struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
1027*5113495bSYour Name 
1028*5113495bSYour Name 	rx_mpdu_info =
1029*5113495bSYour Name 		&rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
1030*5113495bSYour Name 
1031*5113495bSYour Name 	return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_9, PHY_PPDU_ID);
1032*5113495bSYour Name }
1033*5113495bSYour Name 
1034*5113495bSYour Name /**
1035*5113495bSYour Name  * hal_reo_status_get_header_6750() - Process reo desc info
1036*5113495bSYour Name  * @ring_desc: REO status ring descriptor
1037*5113495bSYour Name  * @b: tlv type info
1038*5113495bSYour Name  * @h1: Pointer to hal_reo_status_header where info to be stored
1039*5113495bSYour Name  *
1040*5113495bSYour Name  * Return - none.
1041*5113495bSYour Name  *
1042*5113495bSYour Name  */
hal_reo_status_get_header_6750(hal_ring_desc_t ring_desc,int b,void * h1)1043*5113495bSYour Name static void hal_reo_status_get_header_6750(hal_ring_desc_t ring_desc, int b,
1044*5113495bSYour Name 					   void *h1)
1045*5113495bSYour Name {
1046*5113495bSYour Name 	uint32_t *d = (uint32_t *)ring_desc;
1047*5113495bSYour Name 	uint32_t val1 = 0;
1048*5113495bSYour Name 	struct hal_reo_status_header *h =
1049*5113495bSYour Name 			(struct hal_reo_status_header *)h1;
1050*5113495bSYour Name 
1051*5113495bSYour Name 	/* Offsets of descriptor fields defined in HW headers start
1052*5113495bSYour Name 	 * from the field after TLV header
1053*5113495bSYour Name 	 */
1054*5113495bSYour Name 	d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
1055*5113495bSYour Name 
1056*5113495bSYour Name 	switch (b) {
1057*5113495bSYour Name 	case HAL_REO_QUEUE_STATS_STATUS_TLV:
1058*5113495bSYour Name 		val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
1059*5113495bSYour Name 			STATUS_HEADER_REO_STATUS_NUMBER)];
1060*5113495bSYour Name 		break;
1061*5113495bSYour Name 	case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
1062*5113495bSYour Name 		val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
1063*5113495bSYour Name 			STATUS_HEADER_REO_STATUS_NUMBER)];
1064*5113495bSYour Name 		break;
1065*5113495bSYour Name 	case HAL_REO_FLUSH_CACHE_STATUS_TLV:
1066*5113495bSYour Name 		val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
1067*5113495bSYour Name 			STATUS_HEADER_REO_STATUS_NUMBER)];
1068*5113495bSYour Name 		break;
1069*5113495bSYour Name 	case HAL_REO_UNBLK_CACHE_STATUS_TLV:
1070*5113495bSYour Name 		val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
1071*5113495bSYour Name 			STATUS_HEADER_REO_STATUS_NUMBER)];
1072*5113495bSYour Name 		break;
1073*5113495bSYour Name 	case HAL_REO_TIMOUT_LIST_STATUS_TLV:
1074*5113495bSYour Name 		val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
1075*5113495bSYour Name 			STATUS_HEADER_REO_STATUS_NUMBER)];
1076*5113495bSYour Name 		break;
1077*5113495bSYour Name 	case HAL_REO_DESC_THRES_STATUS_TLV:
1078*5113495bSYour Name 		val1 =
1079*5113495bSYour Name 		  d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
1080*5113495bSYour Name 		  STATUS_HEADER_REO_STATUS_NUMBER)];
1081*5113495bSYour Name 		break;
1082*5113495bSYour Name 	case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
1083*5113495bSYour Name 		val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
1084*5113495bSYour Name 			STATUS_HEADER_REO_STATUS_NUMBER)];
1085*5113495bSYour Name 		break;
1086*5113495bSYour Name 	default:
1087*5113495bSYour Name 		qdf_nofl_err("ERROR: Unknown tlv\n");
1088*5113495bSYour Name 		break;
1089*5113495bSYour Name 	}
1090*5113495bSYour Name 	h->cmd_num =
1091*5113495bSYour Name 		HAL_GET_FIELD(
1092*5113495bSYour Name 			      UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
1093*5113495bSYour Name 			      val1);
1094*5113495bSYour Name 	h->exec_time =
1095*5113495bSYour Name 		HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
1096*5113495bSYour Name 			      CMD_EXECUTION_TIME, val1);
1097*5113495bSYour Name 	h->status =
1098*5113495bSYour Name 		HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
1099*5113495bSYour Name 			      REO_CMD_EXECUTION_STATUS, val1);
1100*5113495bSYour Name 	switch (b) {
1101*5113495bSYour Name 	case HAL_REO_QUEUE_STATS_STATUS_TLV:
1102*5113495bSYour Name 		val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
1103*5113495bSYour Name 			STATUS_HEADER_TIMESTAMP)];
1104*5113495bSYour Name 		break;
1105*5113495bSYour Name 	case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
1106*5113495bSYour Name 		val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
1107*5113495bSYour Name 			STATUS_HEADER_TIMESTAMP)];
1108*5113495bSYour Name 		break;
1109*5113495bSYour Name 	case HAL_REO_FLUSH_CACHE_STATUS_TLV:
1110*5113495bSYour Name 		val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
1111*5113495bSYour Name 			STATUS_HEADER_TIMESTAMP)];
1112*5113495bSYour Name 		break;
1113*5113495bSYour Name 	case HAL_REO_UNBLK_CACHE_STATUS_TLV:
1114*5113495bSYour Name 		val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
1115*5113495bSYour Name 			STATUS_HEADER_TIMESTAMP)];
1116*5113495bSYour Name 		break;
1117*5113495bSYour Name 	case HAL_REO_TIMOUT_LIST_STATUS_TLV:
1118*5113495bSYour Name 		val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
1119*5113495bSYour Name 			STATUS_HEADER_TIMESTAMP)];
1120*5113495bSYour Name 		break;
1121*5113495bSYour Name 	case HAL_REO_DESC_THRES_STATUS_TLV:
1122*5113495bSYour Name 		val1 =
1123*5113495bSYour Name 		  d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
1124*5113495bSYour Name 		  STATUS_HEADER_TIMESTAMP)];
1125*5113495bSYour Name 		break;
1126*5113495bSYour Name 	case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
1127*5113495bSYour Name 		val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
1128*5113495bSYour Name 			STATUS_HEADER_TIMESTAMP)];
1129*5113495bSYour Name 		break;
1130*5113495bSYour Name 	default:
1131*5113495bSYour Name 		qdf_nofl_err("ERROR: Unknown tlv\n");
1132*5113495bSYour Name 		break;
1133*5113495bSYour Name 	}
1134*5113495bSYour Name 	h->tstamp =
1135*5113495bSYour Name 		HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
1136*5113495bSYour Name }
1137*5113495bSYour Name 
1138*5113495bSYour Name /**
1139*5113495bSYour Name  * hal_tx_desc_set_mesh_en_6750() - Set mesh_enable flag in Tx descriptor
1140*5113495bSYour Name  * @desc: Handle to Tx Descriptor
1141*5113495bSYour Name  * @en:   For raw WiFi frames, this indicates transmission to a mesh STA,
1142*5113495bSYour Name  *        enabling the interpretation of the 'Mesh Control Present' bit
1143*5113495bSYour Name  *        (bit 8) of QoS Control (otherwise this bit is ignored),
1144*5113495bSYour Name  *        For native WiFi frames, this indicates that a 'Mesh Control' field
1145*5113495bSYour Name  *        is present between the header and the LLC.
1146*5113495bSYour Name  *
1147*5113495bSYour Name  * Return: void
1148*5113495bSYour Name  */
1149*5113495bSYour Name static inline
hal_tx_desc_set_mesh_en_6750(void * desc,uint8_t en)1150*5113495bSYour Name void hal_tx_desc_set_mesh_en_6750(void *desc, uint8_t en)
1151*5113495bSYour Name {
1152*5113495bSYour Name 	HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
1153*5113495bSYour Name 		HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
1154*5113495bSYour Name }
1155*5113495bSYour Name 
1156*5113495bSYour Name static
hal_rx_msdu0_buffer_addr_lsb_6750(void * link_desc_va)1157*5113495bSYour Name void *hal_rx_msdu0_buffer_addr_lsb_6750(void *link_desc_va)
1158*5113495bSYour Name {
1159*5113495bSYour Name 	return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
1160*5113495bSYour Name }
1161*5113495bSYour Name 
1162*5113495bSYour Name static
hal_rx_msdu_desc_info_ptr_get_6750(void * msdu0)1163*5113495bSYour Name void *hal_rx_msdu_desc_info_ptr_get_6750(void *msdu0)
1164*5113495bSYour Name {
1165*5113495bSYour Name 	return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
1166*5113495bSYour Name }
1167*5113495bSYour Name 
1168*5113495bSYour Name static
hal_ent_mpdu_desc_info_6750(void * ent_ring_desc)1169*5113495bSYour Name void *hal_ent_mpdu_desc_info_6750(void *ent_ring_desc)
1170*5113495bSYour Name {
1171*5113495bSYour Name 	return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
1172*5113495bSYour Name }
1173*5113495bSYour Name 
1174*5113495bSYour Name static
hal_dst_mpdu_desc_info_6750(void * dst_ring_desc)1175*5113495bSYour Name void *hal_dst_mpdu_desc_info_6750(void *dst_ring_desc)
1176*5113495bSYour Name {
1177*5113495bSYour Name 	return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
1178*5113495bSYour Name }
1179*5113495bSYour Name 
1180*5113495bSYour Name static
hal_rx_get_fc_valid_6750(uint8_t * buf)1181*5113495bSYour Name uint8_t hal_rx_get_fc_valid_6750(uint8_t *buf)
1182*5113495bSYour Name {
1183*5113495bSYour Name 	return HAL_RX_GET_FC_VALID(buf);
1184*5113495bSYour Name }
1185*5113495bSYour Name 
hal_rx_get_to_ds_flag_6750(uint8_t * buf)1186*5113495bSYour Name static uint8_t hal_rx_get_to_ds_flag_6750(uint8_t *buf)
1187*5113495bSYour Name {
1188*5113495bSYour Name 	return HAL_RX_GET_TO_DS_FLAG(buf);
1189*5113495bSYour Name }
1190*5113495bSYour Name 
hal_rx_get_mac_addr2_valid_6750(uint8_t * buf)1191*5113495bSYour Name static uint8_t hal_rx_get_mac_addr2_valid_6750(uint8_t *buf)
1192*5113495bSYour Name {
1193*5113495bSYour Name 	return HAL_RX_GET_MAC_ADDR2_VALID(buf);
1194*5113495bSYour Name }
1195*5113495bSYour Name 
hal_rx_get_filter_category_6750(uint8_t * buf)1196*5113495bSYour Name static uint8_t hal_rx_get_filter_category_6750(uint8_t *buf)
1197*5113495bSYour Name {
1198*5113495bSYour Name 	return HAL_RX_GET_FILTER_CATEGORY(buf);
1199*5113495bSYour Name }
1200*5113495bSYour Name 
1201*5113495bSYour Name static uint32_t
hal_rx_get_ppdu_id_6750(uint8_t * buf)1202*5113495bSYour Name hal_rx_get_ppdu_id_6750(uint8_t *buf)
1203*5113495bSYour Name {
1204*5113495bSYour Name 	return HAL_RX_GET_PPDU_ID(buf);
1205*5113495bSYour Name }
1206*5113495bSYour Name 
1207*5113495bSYour Name /**
1208*5113495bSYour Name  * hal_reo_config_6750() - Set reo config parameters
1209*5113495bSYour Name  * @soc: hal soc handle
1210*5113495bSYour Name  * @reg_val: value to be set
1211*5113495bSYour Name  * @reo_params: reo parameters
1212*5113495bSYour Name  *
1213*5113495bSYour Name  * Return: void
1214*5113495bSYour Name  */
1215*5113495bSYour Name static
hal_reo_config_6750(struct hal_soc * soc,uint32_t reg_val,struct hal_reo_params * reo_params)1216*5113495bSYour Name void hal_reo_config_6750(struct hal_soc *soc,
1217*5113495bSYour Name 			 uint32_t reg_val,
1218*5113495bSYour Name 			 struct hal_reo_params *reo_params)
1219*5113495bSYour Name {
1220*5113495bSYour Name 	HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
1221*5113495bSYour Name }
1222*5113495bSYour Name 
1223*5113495bSYour Name /**
1224*5113495bSYour Name  * hal_rx_msdu_desc_info_get_ptr_6750() - Get msdu desc info ptr
1225*5113495bSYour Name  * @msdu_details_ptr: Pointer to msdu_details_ptr
1226*5113495bSYour Name  *
1227*5113495bSYour Name  * Return - Pointer to rx_msdu_desc_info structure.
1228*5113495bSYour Name  *
1229*5113495bSYour Name  */
hal_rx_msdu_desc_info_get_ptr_6750(void * msdu_details_ptr)1230*5113495bSYour Name static void *hal_rx_msdu_desc_info_get_ptr_6750(void *msdu_details_ptr)
1231*5113495bSYour Name {
1232*5113495bSYour Name 	return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
1233*5113495bSYour Name }
1234*5113495bSYour Name 
1235*5113495bSYour Name /**
1236*5113495bSYour Name  * hal_rx_link_desc_msdu0_ptr_6750() - Get pointer to rx_msdu details
1237*5113495bSYour Name  * @link_desc: Pointer to link desc
1238*5113495bSYour Name  *
1239*5113495bSYour Name  * Return - Pointer to rx_msdu_details structure
1240*5113495bSYour Name  *
1241*5113495bSYour Name  */
hal_rx_link_desc_msdu0_ptr_6750(void * link_desc)1242*5113495bSYour Name static void *hal_rx_link_desc_msdu0_ptr_6750(void *link_desc)
1243*5113495bSYour Name {
1244*5113495bSYour Name 	return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
1245*5113495bSYour Name }
1246*5113495bSYour Name 
1247*5113495bSYour Name /**
1248*5113495bSYour Name  * hal_rx_msdu_flow_idx_get_6750() - API to get flow index
1249*5113495bSYour Name  *                                   from rx_msdu_end TLV
1250*5113495bSYour Name  * @buf: pointer to the start of RX PKT TLV headers
1251*5113495bSYour Name  *
1252*5113495bSYour Name  * Return: flow index value from MSDU END TLV
1253*5113495bSYour Name  */
hal_rx_msdu_flow_idx_get_6750(uint8_t * buf)1254*5113495bSYour Name static inline uint32_t hal_rx_msdu_flow_idx_get_6750(uint8_t *buf)
1255*5113495bSYour Name {
1256*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
1257*5113495bSYour Name 	struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
1258*5113495bSYour Name 
1259*5113495bSYour Name 	return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
1260*5113495bSYour Name }
1261*5113495bSYour Name 
1262*5113495bSYour Name /**
1263*5113495bSYour Name  * hal_rx_msdu_flow_idx_invalid_6750() - API to get flow index invalid
1264*5113495bSYour Name  *                                       from rx_msdu_end TLV
1265*5113495bSYour Name  * @buf: pointer to the start of RX PKT TLV headers
1266*5113495bSYour Name  *
1267*5113495bSYour Name  * Return: flow index invalid value from MSDU END TLV
1268*5113495bSYour Name  */
hal_rx_msdu_flow_idx_invalid_6750(uint8_t * buf)1269*5113495bSYour Name static bool hal_rx_msdu_flow_idx_invalid_6750(uint8_t *buf)
1270*5113495bSYour Name {
1271*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
1272*5113495bSYour Name 	struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
1273*5113495bSYour Name 
1274*5113495bSYour Name 	return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
1275*5113495bSYour Name }
1276*5113495bSYour Name 
1277*5113495bSYour Name /**
1278*5113495bSYour Name  * hal_rx_msdu_flow_idx_timeout_6750() - API to get flow index timeout
1279*5113495bSYour Name  *                                       from rx_msdu_end TLV
1280*5113495bSYour Name  * @buf: pointer to the start of RX PKT TLV headers
1281*5113495bSYour Name  *
1282*5113495bSYour Name  * Return: flow index timeout value from MSDU END TLV
1283*5113495bSYour Name  */
hal_rx_msdu_flow_idx_timeout_6750(uint8_t * buf)1284*5113495bSYour Name static bool hal_rx_msdu_flow_idx_timeout_6750(uint8_t *buf)
1285*5113495bSYour Name {
1286*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
1287*5113495bSYour Name 	struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
1288*5113495bSYour Name 
1289*5113495bSYour Name 	return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
1290*5113495bSYour Name }
1291*5113495bSYour Name 
1292*5113495bSYour Name /**
1293*5113495bSYour Name  * hal_rx_msdu_fse_metadata_get_6750() - API to get FSE metadata
1294*5113495bSYour Name  *                                       from rx_msdu_end TLV
1295*5113495bSYour Name  * @buf: pointer to the start of RX PKT TLV headers
1296*5113495bSYour Name  *
1297*5113495bSYour Name  * Return: fse metadata value from MSDU END TLV
1298*5113495bSYour Name  */
hal_rx_msdu_fse_metadata_get_6750(uint8_t * buf)1299*5113495bSYour Name static uint32_t hal_rx_msdu_fse_metadata_get_6750(uint8_t *buf)
1300*5113495bSYour Name {
1301*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
1302*5113495bSYour Name 	struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
1303*5113495bSYour Name 
1304*5113495bSYour Name 	return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
1305*5113495bSYour Name }
1306*5113495bSYour Name 
1307*5113495bSYour Name /**
1308*5113495bSYour Name  * hal_rx_msdu_cce_metadata_get_6750() - API to get CCE metadata
1309*5113495bSYour Name  *                                       from rx_msdu_end TLV
1310*5113495bSYour Name  * @buf: pointer to the start of RX PKT TLV headers
1311*5113495bSYour Name  *
1312*5113495bSYour Name  * Return: cce_metadata
1313*5113495bSYour Name  */
1314*5113495bSYour Name static uint16_t
hal_rx_msdu_cce_metadata_get_6750(uint8_t * buf)1315*5113495bSYour Name hal_rx_msdu_cce_metadata_get_6750(uint8_t *buf)
1316*5113495bSYour Name {
1317*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
1318*5113495bSYour Name 	struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
1319*5113495bSYour Name 
1320*5113495bSYour Name 	return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
1321*5113495bSYour Name }
1322*5113495bSYour Name 
1323*5113495bSYour Name /**
1324*5113495bSYour Name  * hal_rx_msdu_get_flow_params_6750() - API to get flow index, flow index
1325*5113495bSYour Name  *                                      invalid and flow index timeout from
1326*5113495bSYour Name  *                                      rx_msdu_end TLV
1327*5113495bSYour Name  * @buf: pointer to the start of RX PKT TLV headers
1328*5113495bSYour Name  * @flow_invalid: pointer to return value of flow_idx_valid
1329*5113495bSYour Name  * @flow_timeout: pointer to return value of flow_idx_timeout
1330*5113495bSYour Name  * @flow_index: pointer to return value of flow_idx
1331*5113495bSYour Name  *
1332*5113495bSYour Name  * Return: none
1333*5113495bSYour Name  */
1334*5113495bSYour Name static inline void
hal_rx_msdu_get_flow_params_6750(uint8_t * buf,bool * flow_invalid,bool * flow_timeout,uint32_t * flow_index)1335*5113495bSYour Name hal_rx_msdu_get_flow_params_6750(uint8_t *buf,
1336*5113495bSYour Name 				 bool *flow_invalid,
1337*5113495bSYour Name 				 bool *flow_timeout,
1338*5113495bSYour Name 				 uint32_t *flow_index)
1339*5113495bSYour Name {
1340*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
1341*5113495bSYour Name 	struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
1342*5113495bSYour Name 
1343*5113495bSYour Name 	*flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
1344*5113495bSYour Name 	*flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
1345*5113495bSYour Name 	*flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
1346*5113495bSYour Name }
1347*5113495bSYour Name 
1348*5113495bSYour Name /**
1349*5113495bSYour Name  * hal_rx_tlv_get_tcp_chksum_6750() - API to get tcp checksum
1350*5113495bSYour Name  * @buf: rx_tlv_hdr
1351*5113495bSYour Name  *
1352*5113495bSYour Name  * Return: tcp checksum
1353*5113495bSYour Name  */
1354*5113495bSYour Name static uint16_t
hal_rx_tlv_get_tcp_chksum_6750(uint8_t * buf)1355*5113495bSYour Name hal_rx_tlv_get_tcp_chksum_6750(uint8_t *buf)
1356*5113495bSYour Name {
1357*5113495bSYour Name 	return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
1358*5113495bSYour Name }
1359*5113495bSYour Name 
1360*5113495bSYour Name /**
1361*5113495bSYour Name  * hal_rx_get_rx_sequence_6750() - Function to retrieve rx sequence number
1362*5113495bSYour Name  * @buf: Network buffer
1363*5113495bSYour Name  *
1364*5113495bSYour Name  * Return: rx sequence number
1365*5113495bSYour Name  */
1366*5113495bSYour Name static
hal_rx_get_rx_sequence_6750(uint8_t * buf)1367*5113495bSYour Name uint16_t hal_rx_get_rx_sequence_6750(uint8_t *buf)
1368*5113495bSYour Name {
1369*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
1370*5113495bSYour Name 	struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
1371*5113495bSYour Name 
1372*5113495bSYour Name 	return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
1373*5113495bSYour Name }
1374*5113495bSYour Name 
1375*5113495bSYour Name #define UMAC_WINDOW_REMAP_RANGE 0x14
1376*5113495bSYour Name #define CE_WINDOW_REMAP_RANGE 0x37
1377*5113495bSYour Name #define CMEM_WINDOW_REMAP_RANGE 0x2
1378*5113495bSYour Name 
1379*5113495bSYour Name /**
1380*5113495bSYour Name  * hal_get_window_address_6750() - Function to get hp/tp address
1381*5113495bSYour Name  * @hal_soc: Pointer to hal_soc
1382*5113495bSYour Name  * @addr: address offset of register
1383*5113495bSYour Name  *
1384*5113495bSYour Name  * Return: modified address offset of register
1385*5113495bSYour Name  */
hal_get_window_address_6750(struct hal_soc * hal_soc,qdf_iomem_t addr)1386*5113495bSYour Name static inline qdf_iomem_t hal_get_window_address_6750(struct hal_soc *hal_soc,
1387*5113495bSYour Name 						      qdf_iomem_t addr)
1388*5113495bSYour Name {
1389*5113495bSYour Name 	uint32_t offset;
1390*5113495bSYour Name 	uint32_t window;
1391*5113495bSYour Name 	uint8_t scale;
1392*5113495bSYour Name 
1393*5113495bSYour Name 	offset = addr - hal_soc->dev_base_addr;
1394*5113495bSYour Name 	window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
1395*5113495bSYour Name 
1396*5113495bSYour Name 	/* UMAC: 2nd window, CE: 3rd window, CMEM: 4th window */
1397*5113495bSYour Name 	switch (window) {
1398*5113495bSYour Name 	case UMAC_WINDOW_REMAP_RANGE:
1399*5113495bSYour Name 		scale = 1;
1400*5113495bSYour Name 		break;
1401*5113495bSYour Name 	case CE_WINDOW_REMAP_RANGE:
1402*5113495bSYour Name 		scale = 2;
1403*5113495bSYour Name 		break;
1404*5113495bSYour Name 	case CMEM_WINDOW_REMAP_RANGE:
1405*5113495bSYour Name 		scale = 3;
1406*5113495bSYour Name 		break;
1407*5113495bSYour Name 	default:
1408*5113495bSYour Name 		QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
1409*5113495bSYour Name 			  "%s: ERROR: Accessing Wrong register\n", __func__);
1410*5113495bSYour Name 		qdf_assert_always(0);
1411*5113495bSYour Name 		return 0;
1412*5113495bSYour Name 	}
1413*5113495bSYour Name 
1414*5113495bSYour Name 	return hal_soc->dev_base_addr + (scale * WINDOW_START) +
1415*5113495bSYour Name 		(offset & WINDOW_RANGE_MASK);
1416*5113495bSYour Name }
1417*5113495bSYour Name 
1418*5113495bSYour Name /**
1419*5113495bSYour Name  * hal_rx_get_fisa_cumulative_l4_checksum_6750() - Retrieve cumulative
1420*5113495bSYour Name  *                                                 checksum
1421*5113495bSYour Name  * @buf: buffer pointer
1422*5113495bSYour Name  *
1423*5113495bSYour Name  * Return: cumulative checksum
1424*5113495bSYour Name  */
1425*5113495bSYour Name static inline
hal_rx_get_fisa_cumulative_l4_checksum_6750(uint8_t * buf)1426*5113495bSYour Name uint16_t hal_rx_get_fisa_cumulative_l4_checksum_6750(uint8_t *buf)
1427*5113495bSYour Name {
1428*5113495bSYour Name 	return HAL_RX_TLV_GET_FISA_CUMULATIVE_L4_CHECKSUM(buf);
1429*5113495bSYour Name }
1430*5113495bSYour Name 
1431*5113495bSYour Name /**
1432*5113495bSYour Name  * hal_rx_get_fisa_cumulative_ip_length_6750() - Retrieve cumulative
1433*5113495bSYour Name  *                                               ip length
1434*5113495bSYour Name  * @buf: buffer pointer
1435*5113495bSYour Name  *
1436*5113495bSYour Name  * Return: cumulative length
1437*5113495bSYour Name  */
1438*5113495bSYour Name static inline
hal_rx_get_fisa_cumulative_ip_length_6750(uint8_t * buf)1439*5113495bSYour Name uint16_t hal_rx_get_fisa_cumulative_ip_length_6750(uint8_t *buf)
1440*5113495bSYour Name {
1441*5113495bSYour Name 	return HAL_RX_TLV_GET_FISA_CUMULATIVE_IP_LENGTH(buf);
1442*5113495bSYour Name }
1443*5113495bSYour Name 
1444*5113495bSYour Name /**
1445*5113495bSYour Name  * hal_rx_get_udp_proto_6750() - Retrieve udp proto value
1446*5113495bSYour Name  * @buf: buffer
1447*5113495bSYour Name  *
1448*5113495bSYour Name  * Return: udp proto bit
1449*5113495bSYour Name  */
1450*5113495bSYour Name static inline
hal_rx_get_udp_proto_6750(uint8_t * buf)1451*5113495bSYour Name bool hal_rx_get_udp_proto_6750(uint8_t *buf)
1452*5113495bSYour Name {
1453*5113495bSYour Name 	return HAL_RX_TLV_GET_UDP_PROTO(buf);
1454*5113495bSYour Name }
1455*5113495bSYour Name 
1456*5113495bSYour Name /**
1457*5113495bSYour Name  * hal_rx_get_flow_agg_continuation_6750() - retrieve flow agg
1458*5113495bSYour Name  *                                           continuation
1459*5113495bSYour Name  * @buf: buffer
1460*5113495bSYour Name  *
1461*5113495bSYour Name  * Return: flow agg
1462*5113495bSYour Name  */
1463*5113495bSYour Name static inline
hal_rx_get_flow_agg_continuation_6750(uint8_t * buf)1464*5113495bSYour Name bool hal_rx_get_flow_agg_continuation_6750(uint8_t *buf)
1465*5113495bSYour Name {
1466*5113495bSYour Name 	return HAL_RX_TLV_GET_FLOW_AGGR_CONT(buf);
1467*5113495bSYour Name }
1468*5113495bSYour Name 
1469*5113495bSYour Name /**
1470*5113495bSYour Name  * hal_rx_get_flow_agg_count_6750()- Retrieve flow agg count
1471*5113495bSYour Name  * @buf: buffer
1472*5113495bSYour Name  *
1473*5113495bSYour Name  * Return: flow agg count
1474*5113495bSYour Name  */
1475*5113495bSYour Name static inline
hal_rx_get_flow_agg_count_6750(uint8_t * buf)1476*5113495bSYour Name uint8_t hal_rx_get_flow_agg_count_6750(uint8_t *buf)
1477*5113495bSYour Name {
1478*5113495bSYour Name 	return HAL_RX_TLV_GET_FLOW_AGGR_COUNT(buf);
1479*5113495bSYour Name }
1480*5113495bSYour Name 
1481*5113495bSYour Name /**
1482*5113495bSYour Name  * hal_rx_get_fisa_timeout_6750() - Retrieve fisa timeout
1483*5113495bSYour Name  * @buf: buffer
1484*5113495bSYour Name  *
1485*5113495bSYour Name  * Return: fisa timeout
1486*5113495bSYour Name  */
1487*5113495bSYour Name static inline
hal_rx_get_fisa_timeout_6750(uint8_t * buf)1488*5113495bSYour Name bool hal_rx_get_fisa_timeout_6750(uint8_t *buf)
1489*5113495bSYour Name {
1490*5113495bSYour Name 	return HAL_RX_TLV_GET_FISA_TIMEOUT(buf);
1491*5113495bSYour Name }
1492*5113495bSYour Name 
1493*5113495bSYour Name /**
1494*5113495bSYour Name  * hal_rx_mpdu_start_tlv_tag_valid_6750() - API to check if RX_MPDU_START
1495*5113495bSYour Name  *                                          tlv tag is valid
1496*5113495bSYour Name  * @rx_tlv_hdr: start address of rx_pkt_tlvs
1497*5113495bSYour Name  *
1498*5113495bSYour Name  * Return: true if RX_MPDU_START is valid, else false.
1499*5113495bSYour Name  */
hal_rx_mpdu_start_tlv_tag_valid_6750(void * rx_tlv_hdr)1500*5113495bSYour Name static uint8_t hal_rx_mpdu_start_tlv_tag_valid_6750(void *rx_tlv_hdr)
1501*5113495bSYour Name {
1502*5113495bSYour Name 	struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
1503*5113495bSYour Name 	uint32_t tlv_tag;
1504*5113495bSYour Name 
1505*5113495bSYour Name 	tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
1506*5113495bSYour Name 
1507*5113495bSYour Name 	return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
1508*5113495bSYour Name }
1509*5113495bSYour Name 
1510*5113495bSYour Name /**
1511*5113495bSYour Name  * hal_reo_set_err_dst_remap_6750() - Function to set REO error destination
1512*5113495bSYour Name  *                                    ring remap register
1513*5113495bSYour Name  * @hal_soc: Pointer to hal_soc
1514*5113495bSYour Name  *
1515*5113495bSYour Name  * Return: none.
1516*5113495bSYour Name  */
1517*5113495bSYour Name static void
hal_reo_set_err_dst_remap_6750(void * hal_soc)1518*5113495bSYour Name hal_reo_set_err_dst_remap_6750(void *hal_soc)
1519*5113495bSYour Name {
1520*5113495bSYour Name 	/*
1521*5113495bSYour Name 	 * Set REO error 2k jump (error code 5) / OOR (error code 7)
1522*5113495bSYour Name 	 * frame routed to REO2TCL ring.
1523*5113495bSYour Name 	 */
1524*5113495bSYour Name 	uint32_t dst_remap_ix0 =
1525*5113495bSYour Name 		HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 0) |
1526*5113495bSYour Name 		HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 1) |
1527*5113495bSYour Name 		HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 2) |
1528*5113495bSYour Name 		HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 3) |
1529*5113495bSYour Name 		HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 4) |
1530*5113495bSYour Name 		HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
1531*5113495bSYour Name 		HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 6) |
1532*5113495bSYour Name 		HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
1533*5113495bSYour Name 
1534*5113495bSYour Name 	uint32_t dst_remap_ix1 =
1535*5113495bSYour Name 		HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 14) |
1536*5113495bSYour Name 		HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 13) |
1537*5113495bSYour Name 		HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 12) |
1538*5113495bSYour Name 		HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 11) |
1539*5113495bSYour Name 		HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 10) |
1540*5113495bSYour Name 		HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 9) |
1541*5113495bSYour Name 		HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 8);
1542*5113495bSYour Name 
1543*5113495bSYour Name 		HAL_REG_WRITE(hal_soc,
1544*5113495bSYour Name 			      HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
1545*5113495bSYour Name 			      SEQ_WCSS_UMAC_REO_REG_OFFSET),
1546*5113495bSYour Name 			      dst_remap_ix0);
1547*5113495bSYour Name 
1548*5113495bSYour Name 		hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
1549*5113495bSYour Name 			 HAL_REG_READ(
1550*5113495bSYour Name 			 hal_soc,
1551*5113495bSYour Name 			 HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
1552*5113495bSYour Name 			 SEQ_WCSS_UMAC_REO_REG_OFFSET)));
1553*5113495bSYour Name 
1554*5113495bSYour Name 		HAL_REG_WRITE(hal_soc,
1555*5113495bSYour Name 			      HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
1556*5113495bSYour Name 			      SEQ_WCSS_UMAC_REO_REG_OFFSET),
1557*5113495bSYour Name 			      dst_remap_ix1);
1558*5113495bSYour Name 
1559*5113495bSYour Name 		hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1 0x%x",
1560*5113495bSYour Name 			 HAL_REG_READ(
1561*5113495bSYour Name 			 hal_soc,
1562*5113495bSYour Name 			 HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
1563*5113495bSYour Name 			 SEQ_WCSS_UMAC_REO_REG_OFFSET)));
1564*5113495bSYour Name }
1565*5113495bSYour Name 
1566*5113495bSYour Name /**
1567*5113495bSYour Name  * hal_rx_flow_setup_fse_6750() - Setup a flow search entry in HW FST
1568*5113495bSYour Name  * @rx_fst: Pointer to the Rx Flow Search Table
1569*5113495bSYour Name  * @table_offset: offset into the table where the flow is to be setup
1570*5113495bSYour Name  * @rx_flow: Flow Parameters
1571*5113495bSYour Name  *
1572*5113495bSYour Name  * Flow table entry fields are updated in host byte order, little endian order.
1573*5113495bSYour Name  *
1574*5113495bSYour Name  * Return: Success/Failure
1575*5113495bSYour Name  */
1576*5113495bSYour Name static void *
hal_rx_flow_setup_fse_6750(uint8_t * rx_fst,uint32_t table_offset,uint8_t * rx_flow)1577*5113495bSYour Name hal_rx_flow_setup_fse_6750(uint8_t *rx_fst, uint32_t table_offset,
1578*5113495bSYour Name 		               uint8_t *rx_flow)
1579*5113495bSYour Name {
1580*5113495bSYour Name 	struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
1581*5113495bSYour Name 	struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
1582*5113495bSYour Name 	uint8_t *fse;
1583*5113495bSYour Name 	bool fse_valid;
1584*5113495bSYour Name 
1585*5113495bSYour Name 	if (table_offset >= fst->max_entries) {
1586*5113495bSYour Name 		QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
1587*5113495bSYour Name 				"HAL FSE table offset %u exceeds max entries %u",
1588*5113495bSYour Name 				table_offset, fst->max_entries);
1589*5113495bSYour Name 		return NULL;
1590*5113495bSYour Name 	}
1591*5113495bSYour Name 
1592*5113495bSYour Name 	fse = (uint8_t *)fst->base_vaddr +
1593*5113495bSYour Name 		(table_offset * HAL_RX_FST_ENTRY_SIZE);
1594*5113495bSYour Name 
1595*5113495bSYour Name 	fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
1596*5113495bSYour Name 
1597*5113495bSYour Name 	if (fse_valid) {
1598*5113495bSYour Name 		QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
1599*5113495bSYour Name 				"HAL FSE %pK already valid", fse);
1600*5113495bSYour Name 		return NULL;
1601*5113495bSYour Name 	}
1602*5113495bSYour Name 
1603*5113495bSYour Name 	HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
1604*5113495bSYour Name 		HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
1605*5113495bSYour Name 			(flow->tuple_info.src_ip_127_96));
1606*5113495bSYour Name 
1607*5113495bSYour Name 	HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
1608*5113495bSYour Name 		HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
1609*5113495bSYour Name 			(flow->tuple_info.src_ip_95_64));
1610*5113495bSYour Name 
1611*5113495bSYour Name 	HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
1612*5113495bSYour Name 		HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
1613*5113495bSYour Name 			(flow->tuple_info.src_ip_63_32));
1614*5113495bSYour Name 
1615*5113495bSYour Name 	HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
1616*5113495bSYour Name 		HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
1617*5113495bSYour Name 			(flow->tuple_info.src_ip_31_0));
1618*5113495bSYour Name 
1619*5113495bSYour Name 	HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
1620*5113495bSYour Name 		HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
1621*5113495bSYour Name 			(flow->tuple_info.dest_ip_127_96));
1622*5113495bSYour Name 
1623*5113495bSYour Name 	HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
1624*5113495bSYour Name 		HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
1625*5113495bSYour Name 			(flow->tuple_info.dest_ip_95_64));
1626*5113495bSYour Name 
1627*5113495bSYour Name 	HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
1628*5113495bSYour Name 		HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
1629*5113495bSYour Name 			(flow->tuple_info.dest_ip_63_32));
1630*5113495bSYour Name 
1631*5113495bSYour Name 	HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
1632*5113495bSYour Name 		HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
1633*5113495bSYour Name 			(flow->tuple_info.dest_ip_31_0));
1634*5113495bSYour Name 
1635*5113495bSYour Name 	HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
1636*5113495bSYour Name 	HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
1637*5113495bSYour Name 		HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
1638*5113495bSYour Name 			(flow->tuple_info.dest_port));
1639*5113495bSYour Name 
1640*5113495bSYour Name 	HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
1641*5113495bSYour Name 	HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
1642*5113495bSYour Name 		HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
1643*5113495bSYour Name 			(flow->tuple_info.src_port));
1644*5113495bSYour Name 
1645*5113495bSYour Name 	HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
1646*5113495bSYour Name 	HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
1647*5113495bSYour Name 		HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
1648*5113495bSYour Name 			flow->tuple_info.l4_protocol);
1649*5113495bSYour Name 
1650*5113495bSYour Name 	HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
1651*5113495bSYour Name 	HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
1652*5113495bSYour Name 		HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
1653*5113495bSYour Name 			flow->reo_destination_handler);
1654*5113495bSYour Name 
1655*5113495bSYour Name 	HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
1656*5113495bSYour Name 	HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
1657*5113495bSYour Name 		HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
1658*5113495bSYour Name 
1659*5113495bSYour Name 	HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
1660*5113495bSYour Name 	HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
1661*5113495bSYour Name 		HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
1662*5113495bSYour Name 			(flow->fse_metadata));
1663*5113495bSYour Name 
1664*5113495bSYour Name 	HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
1665*5113495bSYour Name 	HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
1666*5113495bSYour Name 		HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
1667*5113495bSYour Name 				REO_DESTINATION_INDICATION,
1668*5113495bSYour Name 				flow->reo_destination_indication);
1669*5113495bSYour Name 
1670*5113495bSYour Name 	/* Reset all the other fields in FSE */
1671*5113495bSYour Name 	HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
1672*5113495bSYour Name 	HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
1673*5113495bSYour Name 	HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
1674*5113495bSYour Name 	HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
1675*5113495bSYour Name 	HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
1676*5113495bSYour Name 
1677*5113495bSYour Name 	return fse;
1678*5113495bSYour Name }
1679*5113495bSYour Name 
1680*5113495bSYour Name /**
1681*5113495bSYour Name  * hal_rx_flow_setup_cmem_fse_6750() - Setup a flow search entry in HW CMEM FST
1682*5113495bSYour Name  * @hal_soc: hal_soc reference
1683*5113495bSYour Name  * @cmem_ba: CMEM base address
1684*5113495bSYour Name  * @table_offset: offset into the table where the flow is to be setup
1685*5113495bSYour Name  * @rx_flow: Flow Parameters
1686*5113495bSYour Name  *
1687*5113495bSYour Name  * Return: Success/Failure
1688*5113495bSYour Name  */
1689*5113495bSYour Name static uint32_t
hal_rx_flow_setup_cmem_fse_6750(struct hal_soc * hal_soc,uint32_t cmem_ba,uint32_t table_offset,uint8_t * rx_flow)1690*5113495bSYour Name hal_rx_flow_setup_cmem_fse_6750(struct hal_soc *hal_soc, uint32_t cmem_ba,
1691*5113495bSYour Name 				uint32_t table_offset, uint8_t *rx_flow)
1692*5113495bSYour Name {
1693*5113495bSYour Name 	struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
1694*5113495bSYour Name 	uint32_t fse_offset;
1695*5113495bSYour Name 	uint32_t value;
1696*5113495bSYour Name 
1697*5113495bSYour Name 	fse_offset = cmem_ba + (table_offset * HAL_RX_FST_ENTRY_SIZE);
1698*5113495bSYour Name 
1699*5113495bSYour Name 	/* Reset the Valid bit */
1700*5113495bSYour Name 	HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_9,
1701*5113495bSYour Name 							VALID), 0);
1702*5113495bSYour Name 
1703*5113495bSYour Name 	value  = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
1704*5113495bSYour Name 				(flow->tuple_info.src_ip_127_96));
1705*5113495bSYour Name 	HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_0,
1706*5113495bSYour Name 							SRC_IP_127_96), value);
1707*5113495bSYour Name 
1708*5113495bSYour Name 	value  = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
1709*5113495bSYour Name 				(flow->tuple_info.src_ip_95_64));
1710*5113495bSYour Name 	HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_1,
1711*5113495bSYour Name 							SRC_IP_95_64), value);
1712*5113495bSYour Name 
1713*5113495bSYour Name 	value  = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
1714*5113495bSYour Name 				(flow->tuple_info.src_ip_63_32));
1715*5113495bSYour Name 	HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_2,
1716*5113495bSYour Name 							SRC_IP_63_32), value);
1717*5113495bSYour Name 
1718*5113495bSYour Name 	value  = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
1719*5113495bSYour Name 				(flow->tuple_info.src_ip_31_0));
1720*5113495bSYour Name 	HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_3,
1721*5113495bSYour Name 							SRC_IP_31_0), value);
1722*5113495bSYour Name 
1723*5113495bSYour Name 	value  = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
1724*5113495bSYour Name 				(flow->tuple_info.dest_ip_127_96));
1725*5113495bSYour Name 	HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_4,
1726*5113495bSYour Name 							DEST_IP_127_96), value);
1727*5113495bSYour Name 
1728*5113495bSYour Name 	value  = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
1729*5113495bSYour Name 				(flow->tuple_info.dest_ip_95_64));
1730*5113495bSYour Name 	HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_5,
1731*5113495bSYour Name 							DEST_IP_95_64), value);
1732*5113495bSYour Name 
1733*5113495bSYour Name 	value  = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
1734*5113495bSYour Name 				(flow->tuple_info.dest_ip_63_32));
1735*5113495bSYour Name 	HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_6,
1736*5113495bSYour Name 							DEST_IP_63_32), value);
1737*5113495bSYour Name 
1738*5113495bSYour Name 	value  = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
1739*5113495bSYour Name 				(flow->tuple_info.dest_ip_31_0));
1740*5113495bSYour Name 	HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_7,
1741*5113495bSYour Name 							DEST_IP_31_0), value);
1742*5113495bSYour Name 
1743*5113495bSYour Name 	value = 0 | HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
1744*5113495bSYour Name 				(flow->tuple_info.dest_port));
1745*5113495bSYour Name 	value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
1746*5113495bSYour Name 				(flow->tuple_info.src_port));
1747*5113495bSYour Name 	HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_8,
1748*5113495bSYour Name 							SRC_PORT), value);
1749*5113495bSYour Name 
1750*5113495bSYour Name 	value  = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
1751*5113495bSYour Name 				(flow->fse_metadata));
1752*5113495bSYour Name 	HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_10,
1753*5113495bSYour Name 							METADATA), value);
1754*5113495bSYour Name 
1755*5113495bSYour Name 	/* Reset all the other fields in FSE */
1756*5113495bSYour Name 	HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_11,
1757*5113495bSYour Name 							MSDU_COUNT), 0);
1758*5113495bSYour Name 	HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_12,
1759*5113495bSYour Name 							MSDU_BYTE_COUNT), 0);
1760*5113495bSYour Name 	HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_13,
1761*5113495bSYour Name 							TIMESTAMP), 0);
1762*5113495bSYour Name 
1763*5113495bSYour Name 	value = 0 | HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
1764*5113495bSYour Name 				   flow->tuple_info.l4_protocol);
1765*5113495bSYour Name 	value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
1766*5113495bSYour Name 				flow->reo_destination_handler);
1767*5113495bSYour Name 	value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
1768*5113495bSYour Name 				REO_DESTINATION_INDICATION,
1769*5113495bSYour Name 				flow->reo_destination_indication);
1770*5113495bSYour Name 	value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
1771*5113495bSYour Name 	HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_9,
1772*5113495bSYour Name 							L4_PROTOCOL), value);
1773*5113495bSYour Name 
1774*5113495bSYour Name 	return fse_offset;
1775*5113495bSYour Name }
1776*5113495bSYour Name 
1777*5113495bSYour Name /**
1778*5113495bSYour Name  * hal_rx_flow_get_cmem_fse_ts_6750() - Get timestamp field from CMEM FSE
1779*5113495bSYour Name  * @hal_soc: hal_soc reference
1780*5113495bSYour Name  * @fse_offset: CMEM FSE offset
1781*5113495bSYour Name  *
1782*5113495bSYour Name  * Return: Timestamp
1783*5113495bSYour Name  */
hal_rx_flow_get_cmem_fse_ts_6750(struct hal_soc * hal_soc,uint32_t fse_offset)1784*5113495bSYour Name static uint32_t hal_rx_flow_get_cmem_fse_ts_6750(struct hal_soc *hal_soc,
1785*5113495bSYour Name 						 uint32_t fse_offset)
1786*5113495bSYour Name {
1787*5113495bSYour Name 	return HAL_CMEM_READ(hal_soc, fse_offset +
1788*5113495bSYour Name 			     HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP));
1789*5113495bSYour Name }
1790*5113495bSYour Name 
1791*5113495bSYour Name /**
1792*5113495bSYour Name  * hal_rx_flow_get_cmem_fse_6750() - Get FSE from CMEM
1793*5113495bSYour Name  * @hal_soc: hal_soc reference
1794*5113495bSYour Name  * @fse_offset: CMEM FSE offset
1795*5113495bSYour Name  * @fse: reference where FSE will be copied
1796*5113495bSYour Name  * @len: length of FSE
1797*5113495bSYour Name  *
1798*5113495bSYour Name  * Return: If read is successful or not
1799*5113495bSYour Name  */
1800*5113495bSYour Name static void
hal_rx_flow_get_cmem_fse_6750(struct hal_soc * hal_soc,uint32_t fse_offset,uint32_t * fse,qdf_size_t len)1801*5113495bSYour Name hal_rx_flow_get_cmem_fse_6750(struct hal_soc *hal_soc, uint32_t fse_offset,
1802*5113495bSYour Name 			      uint32_t *fse, qdf_size_t len)
1803*5113495bSYour Name {
1804*5113495bSYour Name 	int i;
1805*5113495bSYour Name 
1806*5113495bSYour Name 	if (len != HAL_RX_FST_ENTRY_SIZE)
1807*5113495bSYour Name 		return;
1808*5113495bSYour Name 
1809*5113495bSYour Name 	for (i = 0; i < NUM_OF_DWORDS_RX_FLOW_SEARCH_ENTRY; i++)
1810*5113495bSYour Name 		fse[i] = HAL_CMEM_READ(hal_soc, fse_offset + i * 4);
1811*5113495bSYour Name }
1812*5113495bSYour Name 
1813*5113495bSYour Name /**
1814*5113495bSYour Name  * hal_rx_msdu_get_reo_destination_indication_6750() - API to get
1815*5113495bSYour Name  *                             reo_destination_indication from rx_msdu_end TLV
1816*5113495bSYour Name  * @buf: pointer to the start of RX PKT TLV headers
1817*5113495bSYour Name  * @reo_destination_indication: pointer to return value of reo_destination_indication
1818*5113495bSYour Name  *
1819*5113495bSYour Name  * Return: none
1820*5113495bSYour Name  */
1821*5113495bSYour Name static void
hal_rx_msdu_get_reo_destination_indication_6750(uint8_t * buf,uint32_t * reo_destination_indication)1822*5113495bSYour Name hal_rx_msdu_get_reo_destination_indication_6750(uint8_t *buf,
1823*5113495bSYour Name 						uint32_t *reo_destination_indication)
1824*5113495bSYour Name {
1825*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
1826*5113495bSYour Name 	struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
1827*5113495bSYour Name 
1828*5113495bSYour Name 	*reo_destination_indication = HAL_RX_MSDU_END_REO_DEST_IND_GET(msdu_end);
1829*5113495bSYour Name }
1830*5113495bSYour Name 
1831*5113495bSYour Name static
hal_compute_reo_remap_ix2_ix3_6750(uint32_t * ring,uint32_t num_rings,uint32_t * remap1,uint32_t * remap2)1832*5113495bSYour Name void hal_compute_reo_remap_ix2_ix3_6750(uint32_t *ring, uint32_t num_rings,
1833*5113495bSYour Name 					uint32_t *remap1, uint32_t *remap2)
1834*5113495bSYour Name {
1835*5113495bSYour Name 	switch (num_rings) {
1836*5113495bSYour Name 	case 3:
1837*5113495bSYour Name 		*remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
1838*5113495bSYour Name 				HAL_REO_REMAP_IX2(ring[1], 17) |
1839*5113495bSYour Name 				HAL_REO_REMAP_IX2(ring[2], 18) |
1840*5113495bSYour Name 				HAL_REO_REMAP_IX2(ring[0], 19) |
1841*5113495bSYour Name 				HAL_REO_REMAP_IX2(ring[1], 20) |
1842*5113495bSYour Name 				HAL_REO_REMAP_IX2(ring[2], 21) |
1843*5113495bSYour Name 				HAL_REO_REMAP_IX2(ring[0], 22) |
1844*5113495bSYour Name 				HAL_REO_REMAP_IX2(ring[1], 23);
1845*5113495bSYour Name 
1846*5113495bSYour Name 		*remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
1847*5113495bSYour Name 				HAL_REO_REMAP_IX3(ring[0], 25) |
1848*5113495bSYour Name 				HAL_REO_REMAP_IX3(ring[1], 26) |
1849*5113495bSYour Name 				HAL_REO_REMAP_IX3(ring[2], 27) |
1850*5113495bSYour Name 				HAL_REO_REMAP_IX3(ring[0], 28) |
1851*5113495bSYour Name 				HAL_REO_REMAP_IX3(ring[1], 29) |
1852*5113495bSYour Name 				HAL_REO_REMAP_IX3(ring[2], 30) |
1853*5113495bSYour Name 				HAL_REO_REMAP_IX3(ring[0], 31);
1854*5113495bSYour Name 		break;
1855*5113495bSYour Name 	case 4:
1856*5113495bSYour Name 		*remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
1857*5113495bSYour Name 				HAL_REO_REMAP_IX2(ring[1], 17) |
1858*5113495bSYour Name 				HAL_REO_REMAP_IX2(ring[2], 18) |
1859*5113495bSYour Name 				HAL_REO_REMAP_IX2(ring[3], 19) |
1860*5113495bSYour Name 				HAL_REO_REMAP_IX2(ring[0], 20) |
1861*5113495bSYour Name 				HAL_REO_REMAP_IX2(ring[1], 21) |
1862*5113495bSYour Name 				HAL_REO_REMAP_IX2(ring[2], 22) |
1863*5113495bSYour Name 				HAL_REO_REMAP_IX2(ring[3], 23);
1864*5113495bSYour Name 
1865*5113495bSYour Name 		*remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
1866*5113495bSYour Name 				HAL_REO_REMAP_IX3(ring[1], 25) |
1867*5113495bSYour Name 				HAL_REO_REMAP_IX3(ring[2], 26) |
1868*5113495bSYour Name 				HAL_REO_REMAP_IX3(ring[3], 27) |
1869*5113495bSYour Name 				HAL_REO_REMAP_IX3(ring[0], 28) |
1870*5113495bSYour Name 				HAL_REO_REMAP_IX3(ring[1], 29) |
1871*5113495bSYour Name 				HAL_REO_REMAP_IX3(ring[2], 30) |
1872*5113495bSYour Name 				HAL_REO_REMAP_IX3(ring[3], 31);
1873*5113495bSYour Name 		break;
1874*5113495bSYour Name 	}
1875*5113495bSYour Name }
1876*5113495bSYour Name 
1877*5113495bSYour Name static
hal_compute_reo_remap_ix0_6750(uint32_t * remap0)1878*5113495bSYour Name void hal_compute_reo_remap_ix0_6750(uint32_t *remap0)
1879*5113495bSYour Name {
1880*5113495bSYour Name 	*remap0 = HAL_REO_REMAP_IX0(REO_REMAP_SW1, 0) |
1881*5113495bSYour Name 			HAL_REO_REMAP_IX0(REO_REMAP_SW1, 1) |
1882*5113495bSYour Name 			HAL_REO_REMAP_IX0(REO_REMAP_SW2, 2) |
1883*5113495bSYour Name 			HAL_REO_REMAP_IX0(REO_REMAP_SW3, 3) |
1884*5113495bSYour Name 			HAL_REO_REMAP_IX0(REO_REMAP_SW2, 4) |
1885*5113495bSYour Name 			HAL_REO_REMAP_IX0(REO_REMAP_RELEASE, 5) |
1886*5113495bSYour Name 			HAL_REO_REMAP_IX0(REO_REMAP_FW, 6) |
1887*5113495bSYour Name 			HAL_REO_REMAP_IX0(REO_REMAP_FW, 7);
1888*5113495bSYour Name }
1889*5113495bSYour Name 
1890*5113495bSYour Name #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
1891*5113495bSYour Name /**
1892*5113495bSYour Name  * hal_get_first_wow_wakeup_packet_6750() - Function to retrieve
1893*5113495bSYour Name  *                                          rx_msdu_end_1_reserved_1a
1894*5113495bSYour Name  * @buf: Network buffer
1895*5113495bSYour Name  *
1896*5113495bSYour Name  * reserved_1a is used by target to tag the first packet that wakes up host from
1897*5113495bSYour Name  * WoW
1898*5113495bSYour Name  *
1899*5113495bSYour Name  * Dummy function for QCA6750
1900*5113495bSYour Name  *
1901*5113495bSYour Name  * Return: 1 to indicate it is first packet received that wakes up host from
1902*5113495bSYour Name  *	    WoW. Otherwise 0
1903*5113495bSYour Name  */
hal_get_first_wow_wakeup_packet_6750(uint8_t * buf)1904*5113495bSYour Name static inline uint8_t hal_get_first_wow_wakeup_packet_6750(uint8_t *buf)
1905*5113495bSYour Name {
1906*5113495bSYour Name 	return 0;
1907*5113495bSYour Name }
1908*5113495bSYour Name #endif
1909*5113495bSYour Name 
hal_hw_txrx_ops_attach_qca6750(struct hal_soc * hal_soc)1910*5113495bSYour Name static void hal_hw_txrx_ops_attach_qca6750(struct hal_soc *hal_soc)
1911*5113495bSYour Name {
1912*5113495bSYour Name 	/* init and setup */
1913*5113495bSYour Name 	hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
1914*5113495bSYour Name 	hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
1915*5113495bSYour Name 	hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
1916*5113495bSYour Name 	hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
1917*5113495bSYour Name 	hal_soc->ops->hal_get_window_address = hal_get_window_address_6750;
1918*5113495bSYour Name 	hal_soc->ops->hal_reo_set_err_dst_remap = hal_reo_set_err_dst_remap_6750;
1919*5113495bSYour Name 
1920*5113495bSYour Name 	/* tx */
1921*5113495bSYour Name 	hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
1922*5113495bSYour Name 		hal_tx_desc_set_dscp_tid_table_id_6750;
1923*5113495bSYour Name 	hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_6750;
1924*5113495bSYour Name 	hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_6750;
1925*5113495bSYour Name 	hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_6750;
1926*5113495bSYour Name 	hal_soc->ops->hal_tx_desc_set_buf_addr =
1927*5113495bSYour Name 					hal_tx_desc_set_buf_addr_generic_li;
1928*5113495bSYour Name 	hal_soc->ops->hal_tx_desc_set_search_type =
1929*5113495bSYour Name 					hal_tx_desc_set_search_type_generic_li;
1930*5113495bSYour Name 	hal_soc->ops->hal_tx_desc_set_search_index =
1931*5113495bSYour Name 					hal_tx_desc_set_search_index_generic_li;
1932*5113495bSYour Name 	hal_soc->ops->hal_tx_desc_set_cache_set_num =
1933*5113495bSYour Name 				hal_tx_desc_set_cache_set_num_generic_li;
1934*5113495bSYour Name 	hal_soc->ops->hal_tx_comp_get_status =
1935*5113495bSYour Name 					hal_tx_comp_get_status_generic_li;
1936*5113495bSYour Name 	hal_soc->ops->hal_tx_comp_get_release_reason =
1937*5113495bSYour Name 		hal_tx_comp_get_release_reason_generic_li;
1938*5113495bSYour Name 	hal_soc->ops->hal_get_wbm_internal_error =
1939*5113495bSYour Name 					hal_get_wbm_internal_error_generic_li;
1940*5113495bSYour Name 	hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_6750;
1941*5113495bSYour Name 	hal_soc->ops->hal_tx_init_cmd_credit_ring =
1942*5113495bSYour Name 					hal_tx_init_cmd_credit_ring_6750;
1943*5113495bSYour Name 
1944*5113495bSYour Name 	/* rx */
1945*5113495bSYour Name 	hal_soc->ops->hal_rx_msdu_start_nss_get =
1946*5113495bSYour Name 					hal_rx_msdu_start_nss_get_6750;
1947*5113495bSYour Name 	hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
1948*5113495bSYour Name 		hal_rx_mon_hw_desc_get_mpdu_status_6750;
1949*5113495bSYour Name 	hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_6750;
1950*5113495bSYour Name 	hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
1951*5113495bSYour Name 		hal_rx_proc_phyrx_other_receive_info_tlv_6750;
1952*5113495bSYour Name 
1953*5113495bSYour Name 	hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_6750;
1954*5113495bSYour Name 	hal_soc->ops->hal_rx_dump_rx_attention_tlv =
1955*5113495bSYour Name 					hal_rx_dump_rx_attention_tlv_generic_li;
1956*5113495bSYour Name 	hal_soc->ops->hal_rx_dump_msdu_start_tlv =
1957*5113495bSYour Name 					hal_rx_dump_msdu_start_tlv_6750;
1958*5113495bSYour Name 	hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
1959*5113495bSYour Name 					hal_rx_dump_mpdu_start_tlv_generic_li;
1960*5113495bSYour Name 	hal_soc->ops->hal_rx_dump_mpdu_end_tlv =
1961*5113495bSYour Name 					hal_rx_dump_mpdu_end_tlv_generic_li;
1962*5113495bSYour Name 	hal_soc->ops->hal_rx_dump_pkt_hdr_tlv =
1963*5113495bSYour Name 					hal_rx_dump_pkt_hdr_tlv_generic_li;
1964*5113495bSYour Name 
1965*5113495bSYour Name 	hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_6750;
1966*5113495bSYour Name 	hal_soc->ops->hal_rx_mpdu_start_tid_get =
1967*5113495bSYour Name 					hal_rx_mpdu_start_tid_get_6750;
1968*5113495bSYour Name 	hal_soc->ops->hal_rx_msdu_start_reception_type_get =
1969*5113495bSYour Name 		hal_rx_msdu_start_reception_type_get_6750;
1970*5113495bSYour Name 	hal_soc->ops->hal_rx_msdu_end_da_idx_get =
1971*5113495bSYour Name 					hal_rx_msdu_end_da_idx_get_6750;
1972*5113495bSYour Name 	hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
1973*5113495bSYour Name 					hal_rx_msdu_desc_info_get_ptr_6750;
1974*5113495bSYour Name 	hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
1975*5113495bSYour Name 					hal_rx_link_desc_msdu0_ptr_6750;
1976*5113495bSYour Name 	hal_soc->ops->hal_reo_status_get_header =
1977*5113495bSYour Name 					hal_reo_status_get_header_6750;
1978*5113495bSYour Name 	hal_soc->ops->hal_rx_status_get_tlv_info =
1979*5113495bSYour Name 					hal_rx_status_get_tlv_info_generic_li;
1980*5113495bSYour Name 	hal_soc->ops->hal_rx_wbm_err_info_get =
1981*5113495bSYour Name 					hal_rx_wbm_err_info_get_generic_li;
1982*5113495bSYour Name 
1983*5113495bSYour Name 	hal_soc->ops->hal_tx_set_pcp_tid_map =
1984*5113495bSYour Name 					hal_tx_set_pcp_tid_map_generic_li;
1985*5113495bSYour Name 	hal_soc->ops->hal_tx_update_pcp_tid_map =
1986*5113495bSYour Name 					hal_tx_update_pcp_tid_generic_li;
1987*5113495bSYour Name 	hal_soc->ops->hal_tx_set_tidmap_prty =
1988*5113495bSYour Name 					hal_tx_update_tidmap_prty_generic_li;
1989*5113495bSYour Name 	hal_soc->ops->hal_rx_get_rx_fragment_number =
1990*5113495bSYour Name 					hal_rx_get_rx_fragment_number_6750;
1991*5113495bSYour Name 	hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
1992*5113495bSYour Name 					hal_rx_msdu_end_da_is_mcbc_get_6750;
1993*5113495bSYour Name 	hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
1994*5113495bSYour Name 					hal_rx_msdu_end_sa_is_valid_get_6750;
1995*5113495bSYour Name 	hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
1996*5113495bSYour Name 					hal_rx_msdu_end_sa_idx_get_6750;
1997*5113495bSYour Name 	hal_soc->ops->hal_rx_desc_is_first_msdu =
1998*5113495bSYour Name 					hal_rx_desc_is_first_msdu_6750;
1999*5113495bSYour Name 	hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
2000*5113495bSYour Name 		hal_rx_msdu_end_l3_hdr_padding_get_6750;
2001*5113495bSYour Name 	hal_soc->ops->hal_rx_tlv_l3_type_get = hal_rx_tlv_l3_type_get_6750;
2002*5113495bSYour Name 	hal_soc->ops->hal_rx_encryption_info_valid =
2003*5113495bSYour Name 					hal_rx_encryption_info_valid_6750;
2004*5113495bSYour Name 	hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_6750;
2005*5113495bSYour Name 	hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
2006*5113495bSYour Name 					hal_rx_msdu_end_first_msdu_get_6750;
2007*5113495bSYour Name 	hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
2008*5113495bSYour Name 					hal_rx_msdu_end_da_is_valid_get_6750;
2009*5113495bSYour Name 	hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
2010*5113495bSYour Name 					hal_rx_msdu_end_last_msdu_get_6750;
2011*5113495bSYour Name 	hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
2012*5113495bSYour Name 					hal_rx_get_mpdu_mac_ad4_valid_6750;
2013*5113495bSYour Name 	hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
2014*5113495bSYour Name 		hal_rx_mpdu_start_sw_peer_id_get_6750;
2015*5113495bSYour Name 	hal_soc->ops->hal_rx_tlv_peer_meta_data_get =
2016*5113495bSYour Name 		hal_rx_mpdu_peer_meta_data_get_li;
2017*5113495bSYour Name 	hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_6750;
2018*5113495bSYour Name 	hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_6750;
2019*5113495bSYour Name 	hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
2020*5113495bSYour Name 		hal_rx_get_mpdu_frame_control_valid_6750;
2021*5113495bSYour Name 	hal_soc->ops->hal_rx_get_frame_ctrl_field =
2022*5113495bSYour Name 		hal_rx_get_frame_ctrl_field_li;
2023*5113495bSYour Name 	hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_6750;
2024*5113495bSYour Name 	hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_6750;
2025*5113495bSYour Name 	hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_6750;
2026*5113495bSYour Name 	hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_6750;
2027*5113495bSYour Name 	hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
2028*5113495bSYour Name 		hal_rx_get_mpdu_sequence_control_valid_6750;
2029*5113495bSYour Name 	hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_6750;
2030*5113495bSYour Name 	hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_6750;
2031*5113495bSYour Name 	hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
2032*5113495bSYour Name 					hal_rx_hw_desc_get_ppduid_get_6750;
2033*5113495bSYour Name 	hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
2034*5113495bSYour Name 					hal_rx_msdu0_buffer_addr_lsb_6750;
2035*5113495bSYour Name 	hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
2036*5113495bSYour Name 					hal_rx_msdu_desc_info_ptr_get_6750;
2037*5113495bSYour Name 	hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_6750;
2038*5113495bSYour Name 	hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_6750;
2039*5113495bSYour Name 	hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_6750;
2040*5113495bSYour Name 	hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_6750;
2041*5113495bSYour Name 	hal_soc->ops->hal_rx_get_mac_addr2_valid =
2042*5113495bSYour Name 					hal_rx_get_mac_addr2_valid_6750;
2043*5113495bSYour Name 	hal_soc->ops->hal_rx_get_filter_category =
2044*5113495bSYour Name 					hal_rx_get_filter_category_6750;
2045*5113495bSYour Name 	hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_6750;
2046*5113495bSYour Name 	hal_soc->ops->hal_reo_config = hal_reo_config_6750;
2047*5113495bSYour Name 	hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_6750;
2048*5113495bSYour Name 	hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
2049*5113495bSYour Name 					hal_rx_msdu_flow_idx_invalid_6750;
2050*5113495bSYour Name 	hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
2051*5113495bSYour Name 					hal_rx_msdu_flow_idx_timeout_6750;
2052*5113495bSYour Name 	hal_soc->ops->hal_rx_msdu_fse_metadata_get =
2053*5113495bSYour Name 					hal_rx_msdu_fse_metadata_get_6750;
2054*5113495bSYour Name 	hal_soc->ops->hal_rx_msdu_cce_match_get =
2055*5113495bSYour Name 					hal_rx_msdu_cce_match_get_li;
2056*5113495bSYour Name 	hal_soc->ops->hal_rx_msdu_cce_metadata_get =
2057*5113495bSYour Name 					hal_rx_msdu_cce_metadata_get_6750;
2058*5113495bSYour Name 	hal_soc->ops->hal_rx_msdu_get_flow_params =
2059*5113495bSYour Name 					hal_rx_msdu_get_flow_params_6750;
2060*5113495bSYour Name 	hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
2061*5113495bSYour Name 					hal_rx_tlv_get_tcp_chksum_6750;
2062*5113495bSYour Name 	hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_6750;
2063*5113495bSYour Name #if defined(QCA_WIFI_QCA6750) && defined(WLAN_CFR_ENABLE) && \
2064*5113495bSYour Name     defined(WLAN_ENH_CFR_ENABLE)
2065*5113495bSYour Name 	hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_6750;
2066*5113495bSYour Name 	hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_6750;
2067*5113495bSYour Name #endif
2068*5113495bSYour Name 	/* rx - msdu end fast path info fields */
2069*5113495bSYour Name 	hal_soc->ops->hal_rx_msdu_packet_metadata_get =
2070*5113495bSYour Name 		hal_rx_msdu_packet_metadata_get_generic_li;
2071*5113495bSYour Name 	hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum =
2072*5113495bSYour Name 		hal_rx_get_fisa_cumulative_l4_checksum_6750;
2073*5113495bSYour Name 	hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length =
2074*5113495bSYour Name 		hal_rx_get_fisa_cumulative_ip_length_6750;
2075*5113495bSYour Name 	hal_soc->ops->hal_rx_get_udp_proto = hal_rx_get_udp_proto_6750;
2076*5113495bSYour Name 	hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation =
2077*5113495bSYour Name 		hal_rx_get_flow_agg_continuation_6750;
2078*5113495bSYour Name 	hal_soc->ops->hal_rx_get_fisa_flow_agg_count =
2079*5113495bSYour Name 					hal_rx_get_flow_agg_count_6750;
2080*5113495bSYour Name 	hal_soc->ops->hal_rx_get_fisa_timeout = hal_rx_get_fisa_timeout_6750;
2081*5113495bSYour Name 	hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
2082*5113495bSYour Name 					hal_rx_mpdu_start_tlv_tag_valid_6750;
2083*5113495bSYour Name 
2084*5113495bSYour Name 	/* rx - TLV struct offsets */
2085*5113495bSYour Name 	hal_soc->ops->hal_rx_msdu_end_offset_get =
2086*5113495bSYour Name 					hal_rx_msdu_end_offset_get_generic;
2087*5113495bSYour Name 	hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
2088*5113495bSYour Name 	hal_soc->ops->hal_rx_msdu_start_offset_get =
2089*5113495bSYour Name 					hal_rx_msdu_start_offset_get_generic;
2090*5113495bSYour Name 	hal_soc->ops->hal_rx_mpdu_start_offset_get =
2091*5113495bSYour Name 					hal_rx_mpdu_start_offset_get_generic;
2092*5113495bSYour Name 	hal_soc->ops->hal_rx_mpdu_end_offset_get =
2093*5113495bSYour Name 					hal_rx_mpdu_end_offset_get_generic;
2094*5113495bSYour Name #ifndef NO_RX_PKT_HDR_TLV
2095*5113495bSYour Name 	hal_soc->ops->hal_rx_pkt_tlv_offset_get =
2096*5113495bSYour Name 					hal_rx_pkt_tlv_offset_get_generic;
2097*5113495bSYour Name #endif
2098*5113495bSYour Name 	hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_6750;
2099*5113495bSYour Name 	hal_soc->ops->hal_rx_flow_get_tuple_info =
2100*5113495bSYour Name 					hal_rx_flow_get_tuple_info_li;
2101*5113495bSYour Name 	 hal_soc->ops->hal_rx_flow_delete_entry =
2102*5113495bSYour Name 					hal_rx_flow_delete_entry_li;
2103*5113495bSYour Name 	hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_li;
2104*5113495bSYour Name 	hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
2105*5113495bSYour Name 					hal_compute_reo_remap_ix2_ix3_6750;
2106*5113495bSYour Name 
2107*5113495bSYour Name 	/* CMEM FSE */
2108*5113495bSYour Name 	hal_soc->ops->hal_rx_flow_setup_cmem_fse =
2109*5113495bSYour Name 					hal_rx_flow_setup_cmem_fse_6750;
2110*5113495bSYour Name 	hal_soc->ops->hal_rx_flow_get_cmem_fse_ts =
2111*5113495bSYour Name 					hal_rx_flow_get_cmem_fse_ts_6750;
2112*5113495bSYour Name 	hal_soc->ops->hal_rx_flow_get_cmem_fse = hal_rx_flow_get_cmem_fse_6750;
2113*5113495bSYour Name 	hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
2114*5113495bSYour Name 		hal_rx_msdu_get_reo_destination_indication_6750;
2115*5113495bSYour Name 	hal_soc->ops->hal_setup_link_idle_list =
2116*5113495bSYour Name 				hal_setup_link_idle_list_generic_li;
2117*5113495bSYour Name #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
2118*5113495bSYour Name 	hal_soc->ops->hal_get_first_wow_wakeup_packet =
2119*5113495bSYour Name 		hal_get_first_wow_wakeup_packet_6750;
2120*5113495bSYour Name #endif
2121*5113495bSYour Name 	hal_soc->ops->hal_rx_tlv_get_pn_num = hal_rx_tlv_get_pn_num_li;
2122*5113495bSYour Name 	hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_li;
2123*5113495bSYour Name 	hal_soc->ops->hal_rx_tlv_decrypt_err_get =
2124*5113495bSYour Name 			hal_rx_tlv_decrypt_err_get_li;
2125*5113495bSYour Name 	hal_soc->ops->hal_rx_tlv_get_pkt_capture_flags =
2126*5113495bSYour Name 					hal_rx_tlv_get_pkt_capture_flags_li;
2127*5113495bSYour Name 	hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
2128*5113495bSYour Name 					hal_rx_mpdu_info_ampdu_flag_get_li;
2129*5113495bSYour Name 	hal_soc->ops->hal_compute_reo_remap_ix0 =
2130*5113495bSYour Name 				hal_compute_reo_remap_ix0_6750;
2131*5113495bSYour Name 	hal_soc->ops->hal_rx_tlv_msdu_len_get =
2132*5113495bSYour Name 				hal_rx_msdu_start_get_len_6750;
2133*5113495bSYour Name };
2134*5113495bSYour Name 
2135*5113495bSYour Name struct hal_hw_srng_config hw_srng_table_6750[] = {
2136*5113495bSYour Name 	/* TODO: max_rings can populated by querying HW capabilities */
2137*5113495bSYour Name 	{ /* REO_DST */
2138*5113495bSYour Name 		.start_ring_id = HAL_SRNG_REO2SW1,
2139*5113495bSYour Name 		.max_rings = 4,
2140*5113495bSYour Name 		.entry_size = sizeof(struct reo_destination_ring) >> 2,
2141*5113495bSYour Name 		.lmac_ring = FALSE,
2142*5113495bSYour Name 		.ring_dir = HAL_SRNG_DST_RING,
2143*5113495bSYour Name 		.reg_start = {
2144*5113495bSYour Name 			HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
2145*5113495bSYour Name 				SEQ_WCSS_UMAC_REO_REG_OFFSET),
2146*5113495bSYour Name 			HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
2147*5113495bSYour Name 				SEQ_WCSS_UMAC_REO_REG_OFFSET)
2148*5113495bSYour Name 		},
2149*5113495bSYour Name 		.reg_size = {
2150*5113495bSYour Name 			HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
2151*5113495bSYour Name 				HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
2152*5113495bSYour Name 			HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
2153*5113495bSYour Name 				HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
2154*5113495bSYour Name 		},
2155*5113495bSYour Name 		.max_size =
2156*5113495bSYour Name 			HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
2157*5113495bSYour Name 			HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
2158*5113495bSYour Name 	},
2159*5113495bSYour Name 	{ /* REO_EXCEPTION */
2160*5113495bSYour Name 		/* Designating REO2TCL ring as exception ring. This ring is
2161*5113495bSYour Name 		 * similar to other REO2SW rings though it is named as REO2TCL.
2162*5113495bSYour Name 		 * Any of theREO2SW rings can be used as exception ring.
2163*5113495bSYour Name 		 */
2164*5113495bSYour Name 		.start_ring_id = HAL_SRNG_REO2TCL,
2165*5113495bSYour Name 		.max_rings = 1,
2166*5113495bSYour Name 		.entry_size = sizeof(struct reo_destination_ring) >> 2,
2167*5113495bSYour Name 		.lmac_ring = FALSE,
2168*5113495bSYour Name 		.ring_dir = HAL_SRNG_DST_RING,
2169*5113495bSYour Name 		.reg_start = {
2170*5113495bSYour Name 			HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
2171*5113495bSYour Name 				SEQ_WCSS_UMAC_REO_REG_OFFSET),
2172*5113495bSYour Name 			HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
2173*5113495bSYour Name 				SEQ_WCSS_UMAC_REO_REG_OFFSET)
2174*5113495bSYour Name 		},
2175*5113495bSYour Name 		/* Single ring - provide ring size if multiple rings of this
2176*5113495bSYour Name 		 * type are supported
2177*5113495bSYour Name 		 */
2178*5113495bSYour Name 		.reg_size = {},
2179*5113495bSYour Name 		.max_size =
2180*5113495bSYour Name 			HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
2181*5113495bSYour Name 			HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
2182*5113495bSYour Name 	},
2183*5113495bSYour Name 	{ /* REO_REINJECT */
2184*5113495bSYour Name 		.start_ring_id = HAL_SRNG_SW2REO,
2185*5113495bSYour Name 		.max_rings = 1,
2186*5113495bSYour Name 		.entry_size = sizeof(struct reo_entrance_ring) >> 2,
2187*5113495bSYour Name 		.lmac_ring = FALSE,
2188*5113495bSYour Name 		.ring_dir = HAL_SRNG_SRC_RING,
2189*5113495bSYour Name 		.reg_start = {
2190*5113495bSYour Name 			HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
2191*5113495bSYour Name 				SEQ_WCSS_UMAC_REO_REG_OFFSET),
2192*5113495bSYour Name 			HWIO_REO_R2_SW2REO_RING_HP_ADDR(
2193*5113495bSYour Name 				SEQ_WCSS_UMAC_REO_REG_OFFSET)
2194*5113495bSYour Name 		},
2195*5113495bSYour Name 		/* Single ring - provide ring size if multiple rings of this
2196*5113495bSYour Name 		 * type are supported
2197*5113495bSYour Name 		 */
2198*5113495bSYour Name 		.reg_size = {},
2199*5113495bSYour Name 		.max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
2200*5113495bSYour Name 				HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
2201*5113495bSYour Name 	},
2202*5113495bSYour Name 	{ /* REO_CMD */
2203*5113495bSYour Name 		.start_ring_id = HAL_SRNG_REO_CMD,
2204*5113495bSYour Name 		.max_rings = 1,
2205*5113495bSYour Name 		.entry_size = (sizeof(struct tlv_32_hdr) +
2206*5113495bSYour Name 			sizeof(struct reo_get_queue_stats)) >> 2,
2207*5113495bSYour Name 		.lmac_ring = FALSE,
2208*5113495bSYour Name 		.ring_dir = HAL_SRNG_SRC_RING,
2209*5113495bSYour Name 		.reg_start = {
2210*5113495bSYour Name 			HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
2211*5113495bSYour Name 				SEQ_WCSS_UMAC_REO_REG_OFFSET),
2212*5113495bSYour Name 			HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
2213*5113495bSYour Name 				SEQ_WCSS_UMAC_REO_REG_OFFSET),
2214*5113495bSYour Name 		},
2215*5113495bSYour Name 		/* Single ring - provide ring size if multiple rings of this
2216*5113495bSYour Name 		 * type are supported
2217*5113495bSYour Name 		 */
2218*5113495bSYour Name 		.reg_size = {},
2219*5113495bSYour Name 		.max_size =
2220*5113495bSYour Name 			HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
2221*5113495bSYour Name 			HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
2222*5113495bSYour Name 	},
2223*5113495bSYour Name 	{ /* REO_STATUS */
2224*5113495bSYour Name 		.start_ring_id = HAL_SRNG_REO_STATUS,
2225*5113495bSYour Name 		.max_rings = 1,
2226*5113495bSYour Name 		.entry_size = (sizeof(struct tlv_32_hdr) +
2227*5113495bSYour Name 			sizeof(struct reo_get_queue_stats_status)) >> 2,
2228*5113495bSYour Name 		.lmac_ring = FALSE,
2229*5113495bSYour Name 		.ring_dir = HAL_SRNG_DST_RING,
2230*5113495bSYour Name 		.reg_start = {
2231*5113495bSYour Name 			HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
2232*5113495bSYour Name 				SEQ_WCSS_UMAC_REO_REG_OFFSET),
2233*5113495bSYour Name 			HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
2234*5113495bSYour Name 				SEQ_WCSS_UMAC_REO_REG_OFFSET),
2235*5113495bSYour Name 		},
2236*5113495bSYour Name 		/* Single ring - provide ring size if multiple rings of this
2237*5113495bSYour Name 		 * type are supported
2238*5113495bSYour Name 		 */
2239*5113495bSYour Name 		.reg_size = {},
2240*5113495bSYour Name 		.max_size =
2241*5113495bSYour Name 			HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
2242*5113495bSYour Name 			HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
2243*5113495bSYour Name 	},
2244*5113495bSYour Name 	{ /* TCL_DATA */
2245*5113495bSYour Name 		.start_ring_id = HAL_SRNG_SW2TCL1,
2246*5113495bSYour Name 		.max_rings = 3,
2247*5113495bSYour Name 		.entry_size = (sizeof(struct tlv_32_hdr) +
2248*5113495bSYour Name 			sizeof(struct tcl_data_cmd)) >> 2,
2249*5113495bSYour Name 		.lmac_ring = FALSE,
2250*5113495bSYour Name 		.ring_dir = HAL_SRNG_SRC_RING,
2251*5113495bSYour Name 		.reg_start = {
2252*5113495bSYour Name 			HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
2253*5113495bSYour Name 				SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
2254*5113495bSYour Name 			HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
2255*5113495bSYour Name 				SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
2256*5113495bSYour Name 		},
2257*5113495bSYour Name 		.reg_size = {
2258*5113495bSYour Name 			HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
2259*5113495bSYour Name 				HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
2260*5113495bSYour Name 			HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
2261*5113495bSYour Name 				HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
2262*5113495bSYour Name 		},
2263*5113495bSYour Name 		.max_size =
2264*5113495bSYour Name 			HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
2265*5113495bSYour Name 			HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
2266*5113495bSYour Name 	},
2267*5113495bSYour Name 	{ /* TCL_CMD */
2268*5113495bSYour Name 		.start_ring_id = HAL_SRNG_SW2TCL_CMD,
2269*5113495bSYour Name 		.max_rings = 1,
2270*5113495bSYour Name 		.entry_size = (sizeof(struct tlv_32_hdr) +
2271*5113495bSYour Name 			sizeof(struct tcl_gse_cmd)) >> 2,
2272*5113495bSYour Name 		.lmac_ring =  FALSE,
2273*5113495bSYour Name 		.ring_dir = HAL_SRNG_SRC_RING,
2274*5113495bSYour Name 		.reg_start = {
2275*5113495bSYour Name 			HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
2276*5113495bSYour Name 				SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
2277*5113495bSYour Name 			HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
2278*5113495bSYour Name 				SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
2279*5113495bSYour Name 		},
2280*5113495bSYour Name 		/* Single ring - provide ring size if multiple rings of this
2281*5113495bSYour Name 		 * type are supported
2282*5113495bSYour Name 		 */
2283*5113495bSYour Name 		.reg_size = {},
2284*5113495bSYour Name 		.max_size =
2285*5113495bSYour Name 		      HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
2286*5113495bSYour Name 		      HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
2287*5113495bSYour Name 	},
2288*5113495bSYour Name 	{ /* TCL_STATUS */
2289*5113495bSYour Name 		.start_ring_id = HAL_SRNG_TCL_STATUS,
2290*5113495bSYour Name 		.max_rings = 1,
2291*5113495bSYour Name 		.entry_size = (sizeof(struct tlv_32_hdr) +
2292*5113495bSYour Name 			sizeof(struct tcl_status_ring)) >> 2,
2293*5113495bSYour Name 		.lmac_ring = FALSE,
2294*5113495bSYour Name 		.ring_dir = HAL_SRNG_DST_RING,
2295*5113495bSYour Name 		.reg_start = {
2296*5113495bSYour Name 			HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
2297*5113495bSYour Name 				SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
2298*5113495bSYour Name 			HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
2299*5113495bSYour Name 				SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
2300*5113495bSYour Name 		},
2301*5113495bSYour Name 		/* Single ring - provide ring size if multiple rings of this
2302*5113495bSYour Name 		 * type are supported
2303*5113495bSYour Name 		 */
2304*5113495bSYour Name 		.reg_size = {},
2305*5113495bSYour Name 		.max_size =
2306*5113495bSYour Name 			HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
2307*5113495bSYour Name 			HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
2308*5113495bSYour Name 	},
2309*5113495bSYour Name 	{ /* CE_SRC */
2310*5113495bSYour Name 		.start_ring_id = HAL_SRNG_CE_0_SRC,
2311*5113495bSYour Name 		.max_rings = 12,
2312*5113495bSYour Name 		.entry_size = sizeof(struct ce_src_desc) >> 2,
2313*5113495bSYour Name 		.lmac_ring = FALSE,
2314*5113495bSYour Name 		.ring_dir = HAL_SRNG_SRC_RING,
2315*5113495bSYour Name 		.reg_start = {
2316*5113495bSYour Name 		HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
2317*5113495bSYour Name 		HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR,
2318*5113495bSYour Name 		},
2319*5113495bSYour Name 		.reg_size = {
2320*5113495bSYour Name 		HWIO_HOST_SOC_CE_1_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR -
2321*5113495bSYour Name 		HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
2322*5113495bSYour Name 		HWIO_HOST_SOC_CE_1_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR -
2323*5113495bSYour Name 		HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
2324*5113495bSYour Name 		},
2325*5113495bSYour Name 		.max_size =
2326*5113495bSYour Name 		HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
2327*5113495bSYour Name 		HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT
2328*5113495bSYour Name 	},
2329*5113495bSYour Name 	{ /* CE_DST */
2330*5113495bSYour Name 		.start_ring_id = HAL_SRNG_CE_0_DST,
2331*5113495bSYour Name 		.max_rings = 12,
2332*5113495bSYour Name 		.entry_size = 8 >> 2,
2333*5113495bSYour Name 		/*TODO: entry_size above should actually be
2334*5113495bSYour Name 		 * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
2335*5113495bSYour Name 		 * of struct ce_dst_desc in HW header files
2336*5113495bSYour Name 		 */
2337*5113495bSYour Name 		.lmac_ring = FALSE,
2338*5113495bSYour Name 		.ring_dir = HAL_SRNG_SRC_RING,
2339*5113495bSYour Name 		.reg_start = {
2340*5113495bSYour Name 		HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
2341*5113495bSYour Name 		HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR,
2342*5113495bSYour Name 		},
2343*5113495bSYour Name 		.reg_size = {
2344*5113495bSYour Name 		HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
2345*5113495bSYour Name 		HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
2346*5113495bSYour Name 		HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
2347*5113495bSYour Name 		HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR
2348*5113495bSYour Name 		},
2349*5113495bSYour Name 		.max_size =
2350*5113495bSYour Name 		HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
2351*5113495bSYour Name 		HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT
2352*5113495bSYour Name 	},
2353*5113495bSYour Name 	{ /* CE_DST_STATUS */
2354*5113495bSYour Name 		.start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
2355*5113495bSYour Name 		.max_rings = 12,
2356*5113495bSYour Name 		.entry_size = sizeof(struct ce_stat_desc) >> 2,
2357*5113495bSYour Name 		.lmac_ring = FALSE,
2358*5113495bSYour Name 		.ring_dir = HAL_SRNG_DST_RING,
2359*5113495bSYour Name 		.reg_start = {
2360*5113495bSYour Name 		HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR,
2361*5113495bSYour Name 		HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR,
2362*5113495bSYour Name 		},
2363*5113495bSYour Name 		/* TODO: check destination status ring registers */
2364*5113495bSYour Name 		.reg_size = {
2365*5113495bSYour Name 		HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
2366*5113495bSYour Name 		HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
2367*5113495bSYour Name 		HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
2368*5113495bSYour Name 		HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR
2369*5113495bSYour Name 		},
2370*5113495bSYour Name 		.max_size =
2371*5113495bSYour Name 		HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
2372*5113495bSYour Name 		HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
2373*5113495bSYour Name 	},
2374*5113495bSYour Name 	{ /* WBM_IDLE_LINK */
2375*5113495bSYour Name 		.start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
2376*5113495bSYour Name 		.max_rings = 1,
2377*5113495bSYour Name 		.entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
2378*5113495bSYour Name 		.lmac_ring = FALSE,
2379*5113495bSYour Name 		.ring_dir = HAL_SRNG_SRC_RING,
2380*5113495bSYour Name 		.reg_start = {
2381*5113495bSYour Name 		HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
2382*5113495bSYour Name 		HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
2383*5113495bSYour Name 		},
2384*5113495bSYour Name 		/* Single ring - provide ring size if multiple rings of this
2385*5113495bSYour Name 		 * type are supported
2386*5113495bSYour Name 		 */
2387*5113495bSYour Name 		.reg_size = {},
2388*5113495bSYour Name 		.max_size =
2389*5113495bSYour Name 		HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
2390*5113495bSYour Name 		HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
2391*5113495bSYour Name 	},
2392*5113495bSYour Name 	{ /* SW2WBM_RELEASE */
2393*5113495bSYour Name 		.start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
2394*5113495bSYour Name 		.max_rings = 1,
2395*5113495bSYour Name 		.entry_size = sizeof(struct wbm_release_ring) >> 2,
2396*5113495bSYour Name 		.lmac_ring = FALSE,
2397*5113495bSYour Name 		.ring_dir = HAL_SRNG_SRC_RING,
2398*5113495bSYour Name 		.reg_start = {
2399*5113495bSYour Name 		HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
2400*5113495bSYour Name 		HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
2401*5113495bSYour Name 		},
2402*5113495bSYour Name 		/* Single ring - provide ring size if multiple rings of this
2403*5113495bSYour Name 		 * type are supported
2404*5113495bSYour Name 		 */
2405*5113495bSYour Name 		.reg_size = {},
2406*5113495bSYour Name 		.max_size =
2407*5113495bSYour Name 		HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
2408*5113495bSYour Name 		HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
2409*5113495bSYour Name 	},
2410*5113495bSYour Name 	{ /* WBM2SW_RELEASE */
2411*5113495bSYour Name 		.start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
2412*5113495bSYour Name #if defined(TX_MULTI_TCL) || defined(CONFIG_PLD_IPCIE_FW_SIM)
2413*5113495bSYour Name 		.max_rings = 5,
2414*5113495bSYour Name #else
2415*5113495bSYour Name 		.max_rings = 4,
2416*5113495bSYour Name #endif
2417*5113495bSYour Name 		.entry_size = sizeof(struct wbm_release_ring) >> 2,
2418*5113495bSYour Name 		.lmac_ring = FALSE,
2419*5113495bSYour Name 		.ring_dir = HAL_SRNG_DST_RING,
2420*5113495bSYour Name 		.reg_start = {
2421*5113495bSYour Name 		HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
2422*5113495bSYour Name 		HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
2423*5113495bSYour Name 		},
2424*5113495bSYour Name 		.reg_size = {
2425*5113495bSYour Name 		HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
2426*5113495bSYour Name 		HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
2427*5113495bSYour Name 		HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
2428*5113495bSYour Name 		HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
2429*5113495bSYour Name 		},
2430*5113495bSYour Name 		.max_size =
2431*5113495bSYour Name 		HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
2432*5113495bSYour Name 		HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
2433*5113495bSYour Name 	},
2434*5113495bSYour Name 	{ /* RXDMA_BUF */
2435*5113495bSYour Name 		.start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
2436*5113495bSYour Name #ifdef IPA_OFFLOAD
2437*5113495bSYour Name 		.max_rings = 3,
2438*5113495bSYour Name #else
2439*5113495bSYour Name 		.max_rings = 2,
2440*5113495bSYour Name #endif
2441*5113495bSYour Name 		.entry_size = sizeof(struct wbm_buffer_ring) >> 2,
2442*5113495bSYour Name 		.lmac_ring = TRUE,
2443*5113495bSYour Name 		.ring_dir = HAL_SRNG_SRC_RING,
2444*5113495bSYour Name 		/* reg_start is not set because LMAC rings are not accessed
2445*5113495bSYour Name 		 * from host
2446*5113495bSYour Name 		 */
2447*5113495bSYour Name 		.reg_start = {},
2448*5113495bSYour Name 		.reg_size = {},
2449*5113495bSYour Name 		.max_size = HAL_RXDMA_MAX_RING_SIZE,
2450*5113495bSYour Name 	},
2451*5113495bSYour Name 	{ /* RXDMA_DST */
2452*5113495bSYour Name 		.start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
2453*5113495bSYour Name 		.max_rings = 1,
2454*5113495bSYour Name 		.entry_size = sizeof(struct reo_entrance_ring) >> 2,
2455*5113495bSYour Name 		.lmac_ring =  TRUE,
2456*5113495bSYour Name 		.ring_dir = HAL_SRNG_DST_RING,
2457*5113495bSYour Name 		/* reg_start is not set because LMAC rings are not accessed
2458*5113495bSYour Name 		 * from host
2459*5113495bSYour Name 		 */
2460*5113495bSYour Name 		.reg_start = {},
2461*5113495bSYour Name 		.reg_size = {},
2462*5113495bSYour Name 		.max_size = HAL_RXDMA_MAX_RING_SIZE,
2463*5113495bSYour Name 	},
2464*5113495bSYour Name 	{ /* RXDMA_MONITOR_BUF */
2465*5113495bSYour Name 		.start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
2466*5113495bSYour Name 		.max_rings = 1,
2467*5113495bSYour Name 		.entry_size = sizeof(struct wbm_buffer_ring) >> 2,
2468*5113495bSYour Name 		.lmac_ring = TRUE,
2469*5113495bSYour Name 		.ring_dir = HAL_SRNG_SRC_RING,
2470*5113495bSYour Name 		/* reg_start is not set because LMAC rings are not accessed
2471*5113495bSYour Name 		 * from host
2472*5113495bSYour Name 		 */
2473*5113495bSYour Name 		.reg_start = {},
2474*5113495bSYour Name 		.reg_size = {},
2475*5113495bSYour Name 		.max_size = HAL_RXDMA_MAX_RING_SIZE,
2476*5113495bSYour Name 	},
2477*5113495bSYour Name 	{ /* RXDMA_MONITOR_STATUS */
2478*5113495bSYour Name 		.start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
2479*5113495bSYour Name 		.max_rings = 1,
2480*5113495bSYour Name 		.entry_size = sizeof(struct wbm_buffer_ring) >> 2,
2481*5113495bSYour Name 		.lmac_ring = TRUE,
2482*5113495bSYour Name 		.ring_dir = HAL_SRNG_SRC_RING,
2483*5113495bSYour Name 		/* reg_start is not set because LMAC rings are not accessed
2484*5113495bSYour Name 		 * from host
2485*5113495bSYour Name 		 */
2486*5113495bSYour Name 		.reg_start = {},
2487*5113495bSYour Name 		.reg_size = {},
2488*5113495bSYour Name 		.max_size = HAL_RXDMA_MAX_RING_SIZE,
2489*5113495bSYour Name 	},
2490*5113495bSYour Name 	{ /* RXDMA_MONITOR_DST */
2491*5113495bSYour Name 		.start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
2492*5113495bSYour Name 		.max_rings = 1,
2493*5113495bSYour Name 		.entry_size = sizeof(struct reo_entrance_ring) >> 2,
2494*5113495bSYour Name 		.lmac_ring = TRUE,
2495*5113495bSYour Name 		.ring_dir = HAL_SRNG_DST_RING,
2496*5113495bSYour Name 		/* reg_start is not set because LMAC rings are not accessed
2497*5113495bSYour Name 		 * from host
2498*5113495bSYour Name 		 */
2499*5113495bSYour Name 		.reg_start = {},
2500*5113495bSYour Name 		.reg_size = {},
2501*5113495bSYour Name 		.max_size = HAL_RXDMA_MAX_RING_SIZE,
2502*5113495bSYour Name 	},
2503*5113495bSYour Name 	{ /* RXDMA_MONITOR_DESC */
2504*5113495bSYour Name 		.start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
2505*5113495bSYour Name 		.max_rings = 1,
2506*5113495bSYour Name 		.entry_size = sizeof(struct wbm_buffer_ring) >> 2,
2507*5113495bSYour Name 		.lmac_ring = TRUE,
2508*5113495bSYour Name 		.ring_dir = HAL_SRNG_SRC_RING,
2509*5113495bSYour Name 		/* reg_start is not set because LMAC rings are not accessed
2510*5113495bSYour Name 		 * from host
2511*5113495bSYour Name 		 */
2512*5113495bSYour Name 		.reg_start = {},
2513*5113495bSYour Name 		.reg_size = {},
2514*5113495bSYour Name 		.max_size = HAL_RXDMA_MAX_RING_SIZE,
2515*5113495bSYour Name 	},
2516*5113495bSYour Name 	{ /* DIR_BUF_RX_DMA_SRC */
2517*5113495bSYour Name 		.start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
2518*5113495bSYour Name 		/*
2519*5113495bSYour Name 		 * one ring is for spectral scan
2520*5113495bSYour Name 		 * the other is for cfr
2521*5113495bSYour Name 		 */
2522*5113495bSYour Name 		.max_rings = 2,
2523*5113495bSYour Name 		.entry_size = 2,
2524*5113495bSYour Name 		.lmac_ring = TRUE,
2525*5113495bSYour Name 		.ring_dir = HAL_SRNG_SRC_RING,
2526*5113495bSYour Name 		/* reg_start is not set because LMAC rings are not accessed
2527*5113495bSYour Name 		 * from host
2528*5113495bSYour Name 		 */
2529*5113495bSYour Name 		.reg_start = {},
2530*5113495bSYour Name 		.reg_size = {},
2531*5113495bSYour Name 		.max_size = HAL_RXDMA_MAX_RING_SIZE,
2532*5113495bSYour Name 	},
2533*5113495bSYour Name #ifdef WLAN_FEATURE_CIF_CFR
2534*5113495bSYour Name 	{ /* WIFI_POS_SRC */
2535*5113495bSYour Name 		.start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
2536*5113495bSYour Name 		.max_rings = 1,
2537*5113495bSYour Name 		.entry_size = sizeof(wmi_oem_dma_buf_release_entry)  >> 2,
2538*5113495bSYour Name 		.lmac_ring = TRUE,
2539*5113495bSYour Name 		.ring_dir = HAL_SRNG_SRC_RING,
2540*5113495bSYour Name 		/* reg_start is not set because LMAC rings are not accessed
2541*5113495bSYour Name 		 * from host
2542*5113495bSYour Name 		 */
2543*5113495bSYour Name 		.reg_start = {},
2544*5113495bSYour Name 		.reg_size = {},
2545*5113495bSYour Name 		.max_size = HAL_RXDMA_MAX_RING_SIZE,
2546*5113495bSYour Name 	},
2547*5113495bSYour Name #endif
2548*5113495bSYour Name 	{ /* REO2PPE */ 0},
2549*5113495bSYour Name 	{ /* PPE2TCL */ 0},
2550*5113495bSYour Name 	{ /* PPE_RELEASE */ 0},
2551*5113495bSYour Name 	{ /* TX_MONITOR_BUF */ 0},
2552*5113495bSYour Name 	{ /* TX_MONITOR_DST */ 0},
2553*5113495bSYour Name 	{ /* SW2RXDMA_NEW */ 0},
2554*5113495bSYour Name 	{ /* SW2RXDMA_LINK_RELEASE */ 0},
2555*5113495bSYour Name };
2556*5113495bSYour Name 
2557*5113495bSYour Name /**
2558*5113495bSYour Name  * hal_qca6750_attach() - Attach 6750 target specific hal_soc ops,
2559*5113495bSYour Name  *			  offset and srng table
2560*5113495bSYour Name  * @hal_soc: HAL SoC context
2561*5113495bSYour Name  */
hal_qca6750_attach(struct hal_soc * hal_soc)2562*5113495bSYour Name void hal_qca6750_attach(struct hal_soc *hal_soc)
2563*5113495bSYour Name {
2564*5113495bSYour Name 	hal_soc->hw_srng_table = hw_srng_table_6750;
2565*5113495bSYour Name 	hal_srng_hw_reg_offset_init_generic(hal_soc);
2566*5113495bSYour Name 	hal_hw_txrx_default_ops_attach_li(hal_soc);
2567*5113495bSYour Name 	hal_hw_txrx_ops_attach_qca6750(hal_soc);
2568*5113495bSYour Name }
2569