xref: /wlan-driver/qca-wifi-host-cmn/hal/wifi3.0/qca8074v2/hal_8074v2_rx.h (revision 5113495b16420b49004c444715d2daae2066e7dc)
1*5113495bSYour Name /*
2*5113495bSYour Name  * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
3*5113495bSYour Name  * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
4*5113495bSYour Name  *
5*5113495bSYour Name  * Permission to use, copy, modify, and/or distribute this software for
6*5113495bSYour Name  * any purpose with or without fee is hereby granted, provided that the
7*5113495bSYour Name  * above copyright notice and this permission notice appear in all
8*5113495bSYour Name  * copies.
9*5113495bSYour Name  *
10*5113495bSYour Name  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
11*5113495bSYour Name  * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
12*5113495bSYour Name  * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
13*5113495bSYour Name  * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
14*5113495bSYour Name  * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
15*5113495bSYour Name  * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
16*5113495bSYour Name  * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
17*5113495bSYour Name  * PERFORMANCE OF THIS SOFTWARE.
18*5113495bSYour Name  */
19*5113495bSYour Name #include "hal_hw_headers.h"
20*5113495bSYour Name #include "hal_internal.h"
21*5113495bSYour Name #include "cdp_txrx_mon_struct.h"
22*5113495bSYour Name #include "qdf_trace.h"
23*5113495bSYour Name #include "hal_li_rx.h"
24*5113495bSYour Name #include "hal_tx.h"
25*5113495bSYour Name #include "dp_types.h"
26*5113495bSYour Name #include "hal_api_mon.h"
27*5113495bSYour Name #if (!defined(QCA_WIFI_QCA6018)) && (!defined(QCA_WIFI_QCA9574))
28*5113495bSYour Name #include "phyrx_other_receive_info_su_evm_details.h"
29*5113495bSYour Name #endif
30*5113495bSYour Name 
31*5113495bSYour Name #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info)	\
32*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info,	\
33*5113495bSYour Name 		RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_OFFSET)),	\
34*5113495bSYour Name 		RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_MASK,	\
35*5113495bSYour Name 		RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_LSB))
36*5113495bSYour Name 
37*5113495bSYour Name #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end)	\
38*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end,	\
39*5113495bSYour Name 		RX_MSDU_END_5_DA_IS_MCBC_OFFSET)),	\
40*5113495bSYour Name 		RX_MSDU_END_5_DA_IS_MCBC_MASK,		\
41*5113495bSYour Name 		RX_MSDU_END_5_DA_IS_MCBC_LSB))
42*5113495bSYour Name 
43*5113495bSYour Name #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end)	\
44*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end,	\
45*5113495bSYour Name 		RX_MSDU_END_5_SA_IS_VALID_OFFSET)),	\
46*5113495bSYour Name 		RX_MSDU_END_5_SA_IS_VALID_MASK,		\
47*5113495bSYour Name 		RX_MSDU_END_5_SA_IS_VALID_LSB))
48*5113495bSYour Name 
49*5113495bSYour Name #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end)	\
50*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end,	\
51*5113495bSYour Name 		RX_MSDU_END_13_SA_IDX_OFFSET)),	\
52*5113495bSYour Name 		RX_MSDU_END_13_SA_IDX_MASK,		\
53*5113495bSYour Name 		RX_MSDU_END_13_SA_IDX_LSB))
54*5113495bSYour Name 
55*5113495bSYour Name #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end)	\
56*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end,		\
57*5113495bSYour Name 		RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)),	\
58*5113495bSYour Name 		RX_MSDU_END_5_L3_HEADER_PADDING_MASK,		\
59*5113495bSYour Name 		RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
60*5113495bSYour Name 
61*5113495bSYour Name #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info)	\
62*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info,		\
63*5113495bSYour Name 	RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_OFFSET)),	\
64*5113495bSYour Name 	RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_MASK,	\
65*5113495bSYour Name 	RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_LSB))
66*5113495bSYour Name 
67*5113495bSYour Name #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info)		\
68*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info,	\
69*5113495bSYour Name 	RX_MPDU_INFO_4_PN_31_0_OFFSET)),		\
70*5113495bSYour Name 	RX_MPDU_INFO_4_PN_31_0_MASK,			\
71*5113495bSYour Name 	RX_MPDU_INFO_4_PN_31_0_LSB))
72*5113495bSYour Name 
73*5113495bSYour Name #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info)		\
74*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info,	\
75*5113495bSYour Name 	RX_MPDU_INFO_5_PN_63_32_OFFSET)),		\
76*5113495bSYour Name 	RX_MPDU_INFO_5_PN_63_32_MASK,			\
77*5113495bSYour Name 	RX_MPDU_INFO_5_PN_63_32_LSB))
78*5113495bSYour Name 
79*5113495bSYour Name #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info)		\
80*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info,	\
81*5113495bSYour Name 	RX_MPDU_INFO_6_PN_95_64_OFFSET)),		\
82*5113495bSYour Name 	RX_MPDU_INFO_6_PN_95_64_MASK,			\
83*5113495bSYour Name 	RX_MPDU_INFO_6_PN_95_64_LSB))
84*5113495bSYour Name 
85*5113495bSYour Name #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info)	\
86*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info,	\
87*5113495bSYour Name 	RX_MPDU_INFO_7_PN_127_96_OFFSET)),		\
88*5113495bSYour Name 	RX_MPDU_INFO_7_PN_127_96_MASK,			\
89*5113495bSYour Name 	RX_MPDU_INFO_7_PN_127_96_LSB))
90*5113495bSYour Name 
91*5113495bSYour Name #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end)	\
92*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end,	\
93*5113495bSYour Name 		RX_MSDU_END_5_FIRST_MSDU_OFFSET)),	\
94*5113495bSYour Name 		RX_MSDU_END_5_FIRST_MSDU_MASK,		\
95*5113495bSYour Name 		RX_MSDU_END_5_FIRST_MSDU_LSB))
96*5113495bSYour Name 
97*5113495bSYour Name #define HAL_RX_MSDU_START_MIMO_SS_BITMAP(_rx_msdu_start)\
98*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
99*5113495bSYour Name 	RX_MSDU_START_5_MIMO_SS_BITMAP_OFFSET)),	\
100*5113495bSYour Name 	RX_MSDU_START_5_MIMO_SS_BITMAP_MASK,		\
101*5113495bSYour Name 	RX_MSDU_START_5_MIMO_SS_BITMAP_LSB))
102*5113495bSYour Name 
103*5113495bSYour Name #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end)	\
104*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end,	\
105*5113495bSYour Name 		RX_MSDU_END_5_DA_IS_VALID_OFFSET)),	\
106*5113495bSYour Name 		RX_MSDU_END_5_DA_IS_VALID_MASK,		\
107*5113495bSYour Name 		RX_MSDU_END_5_DA_IS_VALID_LSB))
108*5113495bSYour Name 
109*5113495bSYour Name #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end)	\
110*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end,	\
111*5113495bSYour Name 		RX_MSDU_END_5_LAST_MSDU_OFFSET)),	\
112*5113495bSYour Name 		RX_MSDU_END_5_LAST_MSDU_MASK,		\
113*5113495bSYour Name 		RX_MSDU_END_5_LAST_MSDU_LSB))
114*5113495bSYour Name 
115*5113495bSYour Name #define HAL_RX_MPDU_GET_MAC_AD4_VALID(_rx_mpdu_info)		\
116*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info,		\
117*5113495bSYour Name 		RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)),	\
118*5113495bSYour Name 		RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK,		\
119*5113495bSYour Name 		RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
120*5113495bSYour Name 
121*5113495bSYour Name #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
122*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info),	\
123*5113495bSYour Name 		RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)),	\
124*5113495bSYour Name 		RX_MPDU_INFO_1_SW_PEER_ID_MASK,		\
125*5113495bSYour Name 		RX_MPDU_INFO_1_SW_PEER_ID_LSB))
126*5113495bSYour Name 
127*5113495bSYour Name #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info)	\
128*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info,	\
129*5113495bSYour Name 		RX_MPDU_INFO_2_TO_DS_OFFSET)),	\
130*5113495bSYour Name 		RX_MPDU_INFO_2_TO_DS_MASK,	\
131*5113495bSYour Name 		RX_MPDU_INFO_2_TO_DS_LSB))
132*5113495bSYour Name 
133*5113495bSYour Name #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info)	\
134*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info,	\
135*5113495bSYour Name 		RX_MPDU_INFO_2_FR_DS_OFFSET)),	\
136*5113495bSYour Name 		RX_MPDU_INFO_2_FR_DS_MASK,	\
137*5113495bSYour Name 		RX_MPDU_INFO_2_FR_DS_LSB))
138*5113495bSYour Name 
139*5113495bSYour Name #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info)	\
140*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info,	\
141*5113495bSYour Name 		RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_OFFSET)),	\
142*5113495bSYour Name 		RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_MASK,	\
143*5113495bSYour Name 		RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_LSB))
144*5113495bSYour Name 
145*5113495bSYour Name #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
146*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
147*5113495bSYour Name 		RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \
148*5113495bSYour Name 		RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK,	\
149*5113495bSYour Name 		RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB))
150*5113495bSYour Name 
151*5113495bSYour Name #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info)	\
152*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
153*5113495bSYour Name 		RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
154*5113495bSYour Name 		RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK,	\
155*5113495bSYour Name 		RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
156*5113495bSYour Name 
157*5113495bSYour Name #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info)	\
158*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
159*5113495bSYour Name 		RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
160*5113495bSYour Name 		RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK,	\
161*5113495bSYour Name 		RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
162*5113495bSYour Name 
163*5113495bSYour Name #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
164*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
165*5113495bSYour Name 		RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \
166*5113495bSYour Name 		RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK,	\
167*5113495bSYour Name 		RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB))
168*5113495bSYour Name 
169*5113495bSYour Name #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info)	\
170*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
171*5113495bSYour Name 		RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
172*5113495bSYour Name 		RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK,	\
173*5113495bSYour Name 		RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
174*5113495bSYour Name 
175*5113495bSYour Name #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info)	\
176*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
177*5113495bSYour Name 		RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
178*5113495bSYour Name 		RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK,	\
179*5113495bSYour Name 		RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
180*5113495bSYour Name 
181*5113495bSYour Name #define HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(_rx_mpdu_info) \
182*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
183*5113495bSYour Name 		RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_OFFSET)), \
184*5113495bSYour Name 		RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_MASK,	\
185*5113495bSYour Name 		RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_LSB))
186*5113495bSYour Name 
187*5113495bSYour Name #define HAL_RX_MPDU_AD3_31_0_GET(_rx_mpdu_info)	\
188*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
189*5113495bSYour Name 		RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_OFFSET)), \
190*5113495bSYour Name 		RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_MASK,	\
191*5113495bSYour Name 		RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_LSB))
192*5113495bSYour Name 
193*5113495bSYour Name #define HAL_RX_MPDU_AD3_47_32_GET(_rx_mpdu_info)	\
194*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
195*5113495bSYour Name 		RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_OFFSET)), \
196*5113495bSYour Name 		RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_MASK,	\
197*5113495bSYour Name 		RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_LSB))
198*5113495bSYour Name 
199*5113495bSYour Name #define HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(_rx_mpdu_info) \
200*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
201*5113495bSYour Name 		RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
202*5113495bSYour Name 		RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK,	\
203*5113495bSYour Name 		RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
204*5113495bSYour Name 
205*5113495bSYour Name #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info)	\
206*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
207*5113495bSYour Name 		RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
208*5113495bSYour Name 		RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK,	\
209*5113495bSYour Name 		RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
210*5113495bSYour Name 
211*5113495bSYour Name #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info)	\
212*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
213*5113495bSYour Name 		RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
214*5113495bSYour Name 		RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK,	\
215*5113495bSYour Name 		RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
216*5113495bSYour Name 
217*5113495bSYour Name #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info)	\
218*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info,	\
219*5113495bSYour Name 		RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)),	\
220*5113495bSYour Name 		RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK,	\
221*5113495bSYour Name 		RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
222*5113495bSYour Name 
223*5113495bSYour Name #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
224*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info),		\
225*5113495bSYour Name 		RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_OFFSET)),		\
226*5113495bSYour Name 		RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_MASK,		\
227*5113495bSYour Name 		RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_LSB))
228*5113495bSYour Name 
229*5113495bSYour Name #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end)		\
230*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end,		\
231*5113495bSYour Name 		RX_MSDU_END_16_SA_SW_PEER_ID_OFFSET)),		\
232*5113495bSYour Name 		RX_MSDU_END_16_SA_SW_PEER_ID_MASK,		\
233*5113495bSYour Name 		RX_MSDU_END_16_SA_SW_PEER_ID_LSB))
234*5113495bSYour Name 
235*5113495bSYour Name #define HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va)      \
236*5113495bSYour Name 	(uint8_t *)(link_desc_va) +			\
237*5113495bSYour Name 	RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
238*5113495bSYour Name 
239*5113495bSYour Name #define HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0)			\
240*5113495bSYour Name 	(uint8_t *)(msdu0) +				\
241*5113495bSYour Name 	RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
242*5113495bSYour Name 
243*5113495bSYour Name #define HAL_ENT_MPDU_DESC_INFO(ent_ring_desc)		\
244*5113495bSYour Name 	(uint8_t *)(ent_ring_desc) +			\
245*5113495bSYour Name 	RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
246*5113495bSYour Name 
247*5113495bSYour Name #define HAL_DST_MPDU_DESC_INFO(dst_ring_desc)		\
248*5113495bSYour Name 	(uint8_t *)(dst_ring_desc) +			\
249*5113495bSYour Name 	REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
250*5113495bSYour Name 
251*5113495bSYour Name #define HAL_RX_GET_FC_VALID(rx_mpdu_start)	\
252*5113495bSYour Name 	HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, MPDU_FRAME_CONTROL_VALID)
253*5113495bSYour Name 
254*5113495bSYour Name #define HAL_RX_GET_TO_DS_FLAG(rx_mpdu_start)	\
255*5113495bSYour Name 	HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, TO_DS)
256*5113495bSYour Name 
257*5113495bSYour Name #define HAL_RX_GET_MAC_ADDR1_VALID(rx_mpdu_start) \
258*5113495bSYour Name 	HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, MAC_ADDR_AD1_VALID)
259*5113495bSYour Name 
260*5113495bSYour Name #define HAL_RX_GET_MAC_ADDR2_VALID(rx_mpdu_start) \
261*5113495bSYour Name 	HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, MAC_ADDR_AD2_VALID)
262*5113495bSYour Name 
263*5113495bSYour Name #define HAL_RX_GET_FILTER_CATEGORY(rx_mpdu_start) \
264*5113495bSYour Name 	HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, RXPCU_MPDU_FILTER_IN_CATEGORY)
265*5113495bSYour Name 
266*5113495bSYour Name #define HAL_RX_GET_PPDU_ID(rx_mpdu_start)	\
267*5113495bSYour Name 	HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, PHY_PPDU_ID)
268*5113495bSYour Name 
269*5113495bSYour Name #define HAL_RX_GET_SW_FRAME_GROUP_ID(rx_mpdu_start)	\
270*5113495bSYour Name 	HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, SW_FRAME_GROUP_ID)
271*5113495bSYour Name 
272*5113495bSYour Name #define HAL_RX_GET_SW_PEER_ID(rx_mpdu_start)	\
273*5113495bSYour Name 	HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_1, SW_PEER_ID)
274*5113495bSYour Name 
275*5113495bSYour Name #define HAL_REO_R0_CONFIG(soc, reg_val, reo_params)		\
276*5113495bSYour Name 	do { \
277*5113495bSYour Name 		reg_val &= \
278*5113495bSYour Name 			~(HWIO_REO_R0_GENERAL_ENABLE_FRAGMENT_DEST_RING_BMSK |\
279*5113495bSYour Name 			HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK | \
280*5113495bSYour Name 			HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK); \
281*5113495bSYour Name 		reg_val |= \
282*5113495bSYour Name 			HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
283*5113495bSYour Name 			       FRAGMENT_DEST_RING, \
284*5113495bSYour Name 			       (reo_params)->frag_dst_ring) |	\
285*5113495bSYour Name 			HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
286*5113495bSYour Name 			       AGING_LIST_ENABLE, 1) |\
287*5113495bSYour Name 			HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
288*5113495bSYour Name 			       AGING_FLUSH_ENABLE, 1);\
289*5113495bSYour Name 		HAL_REG_WRITE((soc), \
290*5113495bSYour Name 			      HWIO_REO_R0_GENERAL_ENABLE_ADDR( \
291*5113495bSYour Name 			      SEQ_WCSS_UMAC_REO_REG_OFFSET), \
292*5113495bSYour Name 			      (reg_val)); \
293*5113495bSYour Name 		(reg_val) = \
294*5113495bSYour Name 		HAL_REG_READ((soc), \
295*5113495bSYour Name 			     HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_ADDR(	\
296*5113495bSYour Name 			     SEQ_WCSS_UMAC_REO_REG_OFFSET)); \
297*5113495bSYour Name 		(reg_val) &= \
298*5113495bSYour Name 			~(HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_DEST_RING_ALT_MAPPING_0_BMSK); \
299*5113495bSYour Name 		(reg_val) |= \
300*5113495bSYour Name 			HAL_SM(HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0, \
301*5113495bSYour Name 			       DEST_RING_ALT_MAPPING_0, \
302*5113495bSYour Name 			       (reo_params)->alt_dst_ind_0); \
303*5113495bSYour Name 		HAL_REG_WRITE((soc), \
304*5113495bSYour Name 			      HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_ADDR( \
305*5113495bSYour Name 			      SEQ_WCSS_UMAC_REO_REG_OFFSET), \
306*5113495bSYour Name 			      (reg_val)); \
307*5113495bSYour Name 	} while (0)
308*5113495bSYour Name 
309*5113495bSYour Name #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
310*5113495bSYour Name 	((struct rx_msdu_desc_info *) \
311*5113495bSYour Name 	_OFFSET_TO_BYTE_PTR((msdu_details_ptr), \
312*5113495bSYour Name UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
313*5113495bSYour Name 
314*5113495bSYour Name #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc)   \
315*5113495bSYour Name 	((struct rx_msdu_details *) \
316*5113495bSYour Name 	 _OFFSET_TO_BYTE_PTR((link_desc),\
317*5113495bSYour Name 	UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
318*5113495bSYour Name 
319*5113495bSYour Name #define HAL_RX_MSDU_END_FLOW_IDX_GET(_rx_msdu_end)  \
320*5113495bSYour Name 		(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end,  \
321*5113495bSYour Name 		RX_MSDU_END_14_FLOW_IDX_OFFSET)),  \
322*5113495bSYour Name 		RX_MSDU_END_14_FLOW_IDX_MASK,    \
323*5113495bSYour Name 		RX_MSDU_END_14_FLOW_IDX_LSB))
324*5113495bSYour Name 
325*5113495bSYour Name #define HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(_rx_msdu_end)  \
326*5113495bSYour Name 		(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end,  \
327*5113495bSYour Name 		RX_MSDU_END_5_FLOW_IDX_INVALID_OFFSET)),  \
328*5113495bSYour Name 		RX_MSDU_END_5_FLOW_IDX_INVALID_MASK,    \
329*5113495bSYour Name 		RX_MSDU_END_5_FLOW_IDX_INVALID_LSB))
330*5113495bSYour Name 
331*5113495bSYour Name #define HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(_rx_msdu_end)  \
332*5113495bSYour Name 		(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end,  \
333*5113495bSYour Name 		RX_MSDU_END_5_FLOW_IDX_TIMEOUT_OFFSET)),  \
334*5113495bSYour Name 		RX_MSDU_END_5_FLOW_IDX_TIMEOUT_MASK,    \
335*5113495bSYour Name 		RX_MSDU_END_5_FLOW_IDX_TIMEOUT_LSB))
336*5113495bSYour Name 
337*5113495bSYour Name #define HAL_RX_MSDU_END_FSE_METADATA_GET(_rx_msdu_end)  \
338*5113495bSYour Name 		(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end,  \
339*5113495bSYour Name 		RX_MSDU_END_15_FSE_METADATA_OFFSET)),  \
340*5113495bSYour Name 		RX_MSDU_END_15_FSE_METADATA_MASK,    \
341*5113495bSYour Name 		RX_MSDU_END_15_FSE_METADATA_LSB))
342*5113495bSYour Name 
343*5113495bSYour Name #define HAL_RX_MSDU_END_CCE_METADATA_GET(_rx_msdu_end)	\
344*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end,	\
345*5113495bSYour Name 		RX_MSDU_END_16_CCE_METADATA_OFFSET)),	\
346*5113495bSYour Name 		RX_MSDU_END_16_CCE_METADATA_MASK,	\
347*5113495bSYour Name 		RX_MSDU_END_16_CCE_METADATA_LSB))
348*5113495bSYour Name 
349*5113495bSYour Name #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \
350*5113495bSYour Name 	(_HAL_MS( \
351*5113495bSYour Name 		 (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
352*5113495bSYour Name 			 msdu_end_tlv.rx_msdu_end), \
353*5113495bSYour Name 			 RX_MSDU_END_1_TCP_UDP_CHKSUM_OFFSET)), \
354*5113495bSYour Name 		RX_MSDU_END_1_TCP_UDP_CHKSUM_MASK, \
355*5113495bSYour Name 		RX_MSDU_END_1_TCP_UDP_CHKSUM_LSB))
356*5113495bSYour Name 
357*5113495bSYour Name /**
358*5113495bSYour Name  * hal_rx_msdu_start_nss_get_8074v2() - API to get the NSS Interval from
359*5113495bSYour Name  *                                      rx_msdu_start
360*5113495bSYour Name  * @buf: pointer to the start of RX PKT TLV header
361*5113495bSYour Name  *
362*5113495bSYour Name  * Return: uint32_t(nss)
363*5113495bSYour Name  */
hal_rx_msdu_start_nss_get_8074v2(uint8_t * buf)364*5113495bSYour Name static uint32_t hal_rx_msdu_start_nss_get_8074v2(uint8_t *buf)
365*5113495bSYour Name {
366*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
367*5113495bSYour Name 	struct rx_msdu_start *msdu_start =
368*5113495bSYour Name 				&pkt_tlvs->msdu_start_tlv.rx_msdu_start;
369*5113495bSYour Name 	uint8_t mimo_ss_bitmap;
370*5113495bSYour Name 
371*5113495bSYour Name 	mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
372*5113495bSYour Name 
373*5113495bSYour Name 	return qdf_get_hweight8(mimo_ss_bitmap);
374*5113495bSYour Name }
375*5113495bSYour Name 
376*5113495bSYour Name /**
377*5113495bSYour Name  * hal_rx_mon_hw_desc_get_mpdu_status_8074v2() - Retrieve MPDU status
378*5113495bSYour Name  * @hw_desc_addr: Start address of Rx HW TLVs
379*5113495bSYour Name  * @rs: Status for monitor mode
380*5113495bSYour Name  *
381*5113495bSYour Name  * Return: void
382*5113495bSYour Name  */
hal_rx_mon_hw_desc_get_mpdu_status_8074v2(void * hw_desc_addr,struct mon_rx_status * rs)383*5113495bSYour Name static void hal_rx_mon_hw_desc_get_mpdu_status_8074v2(void *hw_desc_addr,
384*5113495bSYour Name 						    struct mon_rx_status *rs)
385*5113495bSYour Name {
386*5113495bSYour Name 	struct rx_msdu_start *rx_msdu_start;
387*5113495bSYour Name 	struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
388*5113495bSYour Name 	uint32_t reg_value;
389*5113495bSYour Name 	const uint32_t sgi_hw_to_cdp[] = {
390*5113495bSYour Name 		CDP_SGI_0_8_US,
391*5113495bSYour Name 		CDP_SGI_0_4_US,
392*5113495bSYour Name 		CDP_SGI_1_6_US,
393*5113495bSYour Name 		CDP_SGI_3_2_US,
394*5113495bSYour Name 	};
395*5113495bSYour Name 
396*5113495bSYour Name 	rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
397*5113495bSYour Name 
398*5113495bSYour Name 	HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
399*5113495bSYour Name 
400*5113495bSYour Name 	rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
401*5113495bSYour Name 				RX_MSDU_START_5, USER_RSSI);
402*5113495bSYour Name 	rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
403*5113495bSYour Name 
404*5113495bSYour Name 	reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
405*5113495bSYour Name 	rs->sgi = sgi_hw_to_cdp[reg_value];
406*5113495bSYour Name 	reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
407*5113495bSYour Name 	rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
408*5113495bSYour Name 	/* TODO: rs->beamformed should be set for SU beamforming also */
409*5113495bSYour Name }
410*5113495bSYour Name 
411*5113495bSYour Name #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
hal_get_link_desc_size_8074v2(void)412*5113495bSYour Name static uint32_t hal_get_link_desc_size_8074v2(void)
413*5113495bSYour Name {
414*5113495bSYour Name 	return LINK_DESC_SIZE;
415*5113495bSYour Name }
416*5113495bSYour Name 
417*5113495bSYour Name /**
418*5113495bSYour Name  * hal_rx_get_tlv_8074v2() - API to get the tlv
419*5113495bSYour Name  * @rx_tlv: TLV data extracted from the rx packet
420*5113495bSYour Name  *
421*5113495bSYour Name  * Return: uint8_t
422*5113495bSYour Name  */
hal_rx_get_tlv_8074v2(void * rx_tlv)423*5113495bSYour Name static uint8_t hal_rx_get_tlv_8074v2(void *rx_tlv)
424*5113495bSYour Name {
425*5113495bSYour Name 	return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
426*5113495bSYour Name }
427*5113495bSYour Name 
428*5113495bSYour Name #if (!defined(QCA_WIFI_QCA6018)) && (!defined(QCA_WIFI_QCA9574))
429*5113495bSYour Name #define HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, evm, pilot) \
430*5113495bSYour Name 	(ppdu_info)->evm_info.pilot_evm[pilot] = HAL_RX_GET(rx_tlv, \
431*5113495bSYour Name 				PHYRX_OTHER_RECEIVE_INFO, \
432*5113495bSYour Name 				SU_EVM_DETAILS_##evm##_PILOT_##pilot##_EVM)
433*5113495bSYour Name 
434*5113495bSYour Name static inline void
hal_rx_update_su_evm_info(void * rx_tlv,void * ppdu_info_hdl)435*5113495bSYour Name hal_rx_update_su_evm_info(void *rx_tlv,
436*5113495bSYour Name 			  void *ppdu_info_hdl)
437*5113495bSYour Name {
438*5113495bSYour Name 	struct hal_rx_ppdu_info *ppdu_info =
439*5113495bSYour Name 			(struct hal_rx_ppdu_info *)ppdu_info_hdl;
440*5113495bSYour Name 
441*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 1, 0);
442*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 2, 1);
443*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 3, 2);
444*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 4, 3);
445*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 5, 4);
446*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 6, 5);
447*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 7, 6);
448*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 8, 7);
449*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 9, 8);
450*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 10, 9);
451*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 11, 10);
452*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 12, 11);
453*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 13, 12);
454*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 14, 13);
455*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 15, 14);
456*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 16, 15);
457*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 17, 16);
458*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 18, 17);
459*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 19, 18);
460*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 20, 19);
461*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 21, 20);
462*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 22, 21);
463*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 23, 22);
464*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 24, 23);
465*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 25, 24);
466*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 26, 25);
467*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 27, 26);
468*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 28, 27);
469*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 29, 28);
470*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 30, 29);
471*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 31, 30);
472*5113495bSYour Name 	HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 32, 31);
473*5113495bSYour Name }
474*5113495bSYour Name /**
475*5113495bSYour Name  * hal_rx_proc_phyrx_other_receive_info_tlv_8074v2()
476*5113495bSYour Name  *				      - process other receive info TLV
477*5113495bSYour Name  * @rx_tlv_hdr: pointer to TLV header
478*5113495bSYour Name  * @ppdu_info_hdl: pointer to ppdu_info
479*5113495bSYour Name  *
480*5113495bSYour Name  * Return: None
481*5113495bSYour Name  */
482*5113495bSYour Name static
hal_rx_proc_phyrx_other_receive_info_tlv_8074v2(void * rx_tlv_hdr,void * ppdu_info_hdl)483*5113495bSYour Name void hal_rx_proc_phyrx_other_receive_info_tlv_8074v2(void *rx_tlv_hdr,
484*5113495bSYour Name 						     void *ppdu_info_hdl)
485*5113495bSYour Name {
486*5113495bSYour Name 	uint16_t tlv_tag;
487*5113495bSYour Name 	void *rx_tlv;
488*5113495bSYour Name 	struct hal_rx_ppdu_info *ppdu_info  = ppdu_info_hdl;
489*5113495bSYour Name 
490*5113495bSYour Name 	/* Skip TLV_HDR for OTHER_RECEIVE_INFO and follows the
491*5113495bSYour Name 	 * embedded TLVs inside
492*5113495bSYour Name 	 */
493*5113495bSYour Name 	rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
494*5113495bSYour Name 	tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
495*5113495bSYour Name 
496*5113495bSYour Name 	switch (tlv_tag) {
497*5113495bSYour Name 	case WIFIPHYRX_OTHER_RECEIVE_INFO_SU_EVM_DETAILS_E:
498*5113495bSYour Name 
499*5113495bSYour Name 		/* Skip TLV length to get TLV content */
500*5113495bSYour Name 		rx_tlv = (uint8_t *)rx_tlv + HAL_RX_TLV32_HDR_SIZE;
501*5113495bSYour Name 
502*5113495bSYour Name 		ppdu_info->evm_info.number_of_symbols = HAL_RX_GET(rx_tlv,
503*5113495bSYour Name 				PHYRX_OTHER_RECEIVE_INFO,
504*5113495bSYour Name 				SU_EVM_DETAILS_0_NUMBER_OF_SYMBOLS);
505*5113495bSYour Name 		ppdu_info->evm_info.pilot_count = HAL_RX_GET(rx_tlv,
506*5113495bSYour Name 				PHYRX_OTHER_RECEIVE_INFO,
507*5113495bSYour Name 				SU_EVM_DETAILS_0_PILOT_COUNT);
508*5113495bSYour Name 		ppdu_info->evm_info.nss_count = HAL_RX_GET(rx_tlv,
509*5113495bSYour Name 				PHYRX_OTHER_RECEIVE_INFO,
510*5113495bSYour Name 				SU_EVM_DETAILS_0_NSS_COUNT);
511*5113495bSYour Name 		hal_rx_update_su_evm_info(rx_tlv, ppdu_info_hdl);
512*5113495bSYour Name 	break;
513*5113495bSYour Name 	}
514*5113495bSYour Name }
515*5113495bSYour Name #else
516*5113495bSYour Name static inline
hal_rx_proc_phyrx_other_receive_info_tlv_8074v2(void * rx_tlv_hdr,void * ppdu_info_hdl)517*5113495bSYour Name void hal_rx_proc_phyrx_other_receive_info_tlv_8074v2(void *rx_tlv_hdr,
518*5113495bSYour Name 						     void *ppdu_info_hdl)
519*5113495bSYour Name {
520*5113495bSYour Name }
521*5113495bSYour Name #endif
522*5113495bSYour Name 
523*5113495bSYour Name #if defined(QCA_WIFI_QCA6018) && defined(WLAN_CFR_ENABLE) && \
524*5113495bSYour Name 	defined(WLAN_ENH_CFR_ENABLE)
525*5113495bSYour Name static inline
hal_rx_get_bb_info_8074v2(void * rx_tlv,void * ppdu_info_hdl)526*5113495bSYour Name void hal_rx_get_bb_info_8074v2(void *rx_tlv,
527*5113495bSYour Name 			       void *ppdu_info_hdl)
528*5113495bSYour Name {
529*5113495bSYour Name 	struct hal_rx_ppdu_info *ppdu_info  = ppdu_info_hdl;
530*5113495bSYour Name 
531*5113495bSYour Name 	ppdu_info->cfr_info.bb_captured_channel =
532*5113495bSYour Name 	  HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_CHANNEL);
533*5113495bSYour Name 
534*5113495bSYour Name 	ppdu_info->cfr_info.bb_captured_timeout =
535*5113495bSYour Name 	  HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_TIMEOUT);
536*5113495bSYour Name 
537*5113495bSYour Name 	ppdu_info->cfr_info.bb_captured_reason =
538*5113495bSYour Name 	  HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_REASON);
539*5113495bSYour Name }
540*5113495bSYour Name 
541*5113495bSYour Name static inline
hal_rx_get_rtt_info_8074v2(void * rx_tlv,void * ppdu_info_hdl)542*5113495bSYour Name void hal_rx_get_rtt_info_8074v2(void *rx_tlv,
543*5113495bSYour Name 				void *ppdu_info_hdl)
544*5113495bSYour Name {
545*5113495bSYour Name 	struct hal_rx_ppdu_info *ppdu_info  = ppdu_info_hdl;
546*5113495bSYour Name 
547*5113495bSYour Name 	ppdu_info->cfr_info.rx_location_info_valid =
548*5113495bSYour Name 		HAL_RX_GET(rx_tlv, PHYRX_PKT_END_13_RX_PKT_END_DETAILS,
549*5113495bSYour Name 			   RX_LOCATION_INFO_DETAILS_RX_LOCATION_INFO_VALID);
550*5113495bSYour Name 
551*5113495bSYour Name 	ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
552*5113495bSYour Name 	HAL_RX_GET(rx_tlv,
553*5113495bSYour Name 		   PHYRX_PKT_END_12_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
554*5113495bSYour Name 		   RTT_CHE_BUFFER_POINTER_LOW32);
555*5113495bSYour Name 
556*5113495bSYour Name 	ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
557*5113495bSYour Name 	HAL_RX_GET(rx_tlv,
558*5113495bSYour Name 		   PHYRX_PKT_END_11_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
559*5113495bSYour Name 		   RTT_CHE_BUFFER_POINTER_HIGH8);
560*5113495bSYour Name 
561*5113495bSYour Name 	ppdu_info->cfr_info.chan_capture_status =
562*5113495bSYour Name 	HAL_RX_GET(rx_tlv,
563*5113495bSYour Name 		   PHYRX_PKT_END_13_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
564*5113495bSYour Name 		   RESERVED_8);
565*5113495bSYour Name 
566*5113495bSYour Name 	ppdu_info->cfr_info.rx_start_ts =
567*5113495bSYour Name 	HAL_RX_GET(rx_tlv,
568*5113495bSYour Name 		   PHYRX_PKT_END_9_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
569*5113495bSYour Name 		   RX_START_TS);
570*5113495bSYour Name 
571*5113495bSYour Name 	ppdu_info->cfr_info.rtt_cfo_measurement = (int16_t)
572*5113495bSYour Name 	HAL_RX_GET(rx_tlv,
573*5113495bSYour Name 		   PHYRX_PKT_END_13_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
574*5113495bSYour Name 		   RTT_CFO_MEASUREMENT);
575*5113495bSYour Name 
576*5113495bSYour Name 	ppdu_info->cfr_info.agc_gain_info0 =
577*5113495bSYour Name 	HAL_RX_GET(rx_tlv,
578*5113495bSYour Name 		   PHYRX_PKT_END_1_RX_PKT_END_DETAILS,
579*5113495bSYour Name 		   PHY_TIMESTAMP_1_LOWER_32);
580*5113495bSYour Name 
581*5113495bSYour Name 	ppdu_info->cfr_info.agc_gain_info1 =
582*5113495bSYour Name 	HAL_RX_GET(rx_tlv,
583*5113495bSYour Name 		   PHYRX_PKT_END_2_RX_PKT_END_DETAILS,
584*5113495bSYour Name 		   PHY_TIMESTAMP_1_UPPER_32);
585*5113495bSYour Name 
586*5113495bSYour Name 	ppdu_info->cfr_info.agc_gain_info2 =
587*5113495bSYour Name 	HAL_RX_GET(rx_tlv,
588*5113495bSYour Name 		   PHYRX_PKT_END_3_RX_PKT_END_DETAILS,
589*5113495bSYour Name 		   PHY_TIMESTAMP_2_LOWER_32);
590*5113495bSYour Name 
591*5113495bSYour Name 	ppdu_info->cfr_info.agc_gain_info3 =
592*5113495bSYour Name 	HAL_RX_GET(rx_tlv,
593*5113495bSYour Name 		   PHYRX_PKT_END_4_RX_PKT_END_DETAILS,
594*5113495bSYour Name 		   PHY_TIMESTAMP_2_UPPER_32);
595*5113495bSYour Name 
596*5113495bSYour Name 	ppdu_info->cfr_info.mcs_rate =
597*5113495bSYour Name 	HAL_RX_GET(rx_tlv,
598*5113495bSYour Name 		   PHYRX_PKT_END_8_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
599*5113495bSYour Name 		   RTT_MCS_RATE);
600*5113495bSYour Name 
601*5113495bSYour Name 	ppdu_info->cfr_info.gi_type =
602*5113495bSYour Name 	HAL_RX_GET(rx_tlv,
603*5113495bSYour Name 		   PHYRX_PKT_END_8_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
604*5113495bSYour Name 		   RTT_GI_TYPE);
605*5113495bSYour Name }
606*5113495bSYour Name #endif
607*5113495bSYour Name 
608*5113495bSYour Name /**
609*5113495bSYour Name  * hal_rx_dump_msdu_start_tlv_8074v2() - dump RX msdu_start TLV in structured
610*5113495bSYour Name  *			               human readable format.
611*5113495bSYour Name  * @pkttlvs: pointer to the pkttlvs.
612*5113495bSYour Name  * @dbg_level: log level.
613*5113495bSYour Name  *
614*5113495bSYour Name  * Return: void
615*5113495bSYour Name  */
hal_rx_dump_msdu_start_tlv_8074v2(void * pkttlvs,uint8_t dbg_level)616*5113495bSYour Name static void hal_rx_dump_msdu_start_tlv_8074v2(void *pkttlvs,
617*5113495bSYour Name 					      uint8_t dbg_level)
618*5113495bSYour Name {
619*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
620*5113495bSYour Name 	struct rx_msdu_start *msdu_start =
621*5113495bSYour Name 					&pkt_tlvs->msdu_start_tlv.rx_msdu_start;
622*5113495bSYour Name 
623*5113495bSYour Name 	QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
624*5113495bSYour Name 			"rx_msdu_start tlv - "
625*5113495bSYour Name 			"rxpcu_mpdu_filter_in_category: %d "
626*5113495bSYour Name 			"sw_frame_group_id: %d "
627*5113495bSYour Name 			"phy_ppdu_id: %d "
628*5113495bSYour Name 			"msdu_length: %d "
629*5113495bSYour Name 			"ipsec_esp: %d "
630*5113495bSYour Name 			"l3_offset: %d "
631*5113495bSYour Name 			"ipsec_ah: %d "
632*5113495bSYour Name 			"l4_offset: %d "
633*5113495bSYour Name 			"msdu_number: %d "
634*5113495bSYour Name 			"decap_format: %d "
635*5113495bSYour Name 			"ipv4_proto: %d "
636*5113495bSYour Name 			"ipv6_proto: %d "
637*5113495bSYour Name 			"tcp_proto: %d "
638*5113495bSYour Name 			"udp_proto: %d "
639*5113495bSYour Name 			"ip_frag: %d "
640*5113495bSYour Name 			"tcp_only_ack: %d "
641*5113495bSYour Name 			"da_is_bcast_mcast: %d "
642*5113495bSYour Name 			"ip4_protocol_ip6_next_header: %d "
643*5113495bSYour Name 			"toeplitz_hash_2_or_4: %d "
644*5113495bSYour Name 			"flow_id_toeplitz: %d "
645*5113495bSYour Name 			"user_rssi: %d "
646*5113495bSYour Name 			"pkt_type: %d "
647*5113495bSYour Name 			"stbc: %d "
648*5113495bSYour Name 			"sgi: %d "
649*5113495bSYour Name 			"rate_mcs: %d "
650*5113495bSYour Name 			"receive_bandwidth: %d "
651*5113495bSYour Name 			"reception_type: %d "
652*5113495bSYour Name 			"ppdu_start_timestamp: %d "
653*5113495bSYour Name 			"sw_phy_meta_data: %d ",
654*5113495bSYour Name 			msdu_start->rxpcu_mpdu_filter_in_category,
655*5113495bSYour Name 			msdu_start->sw_frame_group_id,
656*5113495bSYour Name 			msdu_start->phy_ppdu_id,
657*5113495bSYour Name 			msdu_start->msdu_length,
658*5113495bSYour Name 			msdu_start->ipsec_esp,
659*5113495bSYour Name 			msdu_start->l3_offset,
660*5113495bSYour Name 			msdu_start->ipsec_ah,
661*5113495bSYour Name 			msdu_start->l4_offset,
662*5113495bSYour Name 			msdu_start->msdu_number,
663*5113495bSYour Name 			msdu_start->decap_format,
664*5113495bSYour Name 			msdu_start->ipv4_proto,
665*5113495bSYour Name 			msdu_start->ipv6_proto,
666*5113495bSYour Name 			msdu_start->tcp_proto,
667*5113495bSYour Name 			msdu_start->udp_proto,
668*5113495bSYour Name 			msdu_start->ip_frag,
669*5113495bSYour Name 			msdu_start->tcp_only_ack,
670*5113495bSYour Name 			msdu_start->da_is_bcast_mcast,
671*5113495bSYour Name 			msdu_start->ip4_protocol_ip6_next_header,
672*5113495bSYour Name 			msdu_start->toeplitz_hash_2_or_4,
673*5113495bSYour Name 			msdu_start->flow_id_toeplitz,
674*5113495bSYour Name 			msdu_start->user_rssi,
675*5113495bSYour Name 			msdu_start->pkt_type,
676*5113495bSYour Name 			msdu_start->stbc,
677*5113495bSYour Name 			msdu_start->sgi,
678*5113495bSYour Name 			msdu_start->rate_mcs,
679*5113495bSYour Name 			msdu_start->receive_bandwidth,
680*5113495bSYour Name 			msdu_start->reception_type,
681*5113495bSYour Name 			msdu_start->ppdu_start_timestamp,
682*5113495bSYour Name 			msdu_start->sw_phy_meta_data);
683*5113495bSYour Name }
684*5113495bSYour Name 
685*5113495bSYour Name /**
686*5113495bSYour Name  * hal_rx_dump_msdu_end_tlv_8074v2() - dump RX msdu_end TLV in structured
687*5113495bSYour Name  *			             human readable format.
688*5113495bSYour Name  * @pkttlvs: pointer to the pkttlvs.
689*5113495bSYour Name  * @dbg_level: log level.
690*5113495bSYour Name  *
691*5113495bSYour Name  * Return: void
692*5113495bSYour Name  */
hal_rx_dump_msdu_end_tlv_8074v2(void * pkttlvs,uint8_t dbg_level)693*5113495bSYour Name static void hal_rx_dump_msdu_end_tlv_8074v2(void *pkttlvs,
694*5113495bSYour Name 					    uint8_t dbg_level)
695*5113495bSYour Name {
696*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
697*5113495bSYour Name 	struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
698*5113495bSYour Name 
699*5113495bSYour Name 	QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
700*5113495bSYour Name 			"rx_msdu_end tlv - "
701*5113495bSYour Name 			"rxpcu_mpdu_filter_in_category: %d "
702*5113495bSYour Name 			"sw_frame_group_id: %d "
703*5113495bSYour Name 			"phy_ppdu_id: %d "
704*5113495bSYour Name 			"ip_hdr_chksum: %d "
705*5113495bSYour Name 			"tcp_udp_chksum: %d "
706*5113495bSYour Name 			"key_id_octet: %d "
707*5113495bSYour Name 			"cce_super_rule: %d "
708*5113495bSYour Name 			"cce_classify_not_done_truncat: %d "
709*5113495bSYour Name 			"cce_classify_not_done_cce_dis: %d "
710*5113495bSYour Name 			"ext_wapi_pn_63_48: %d "
711*5113495bSYour Name 			"ext_wapi_pn_95_64: %d "
712*5113495bSYour Name 			"ext_wapi_pn_127_96: %d "
713*5113495bSYour Name 			"reported_mpdu_length: %d "
714*5113495bSYour Name 			"first_msdu: %d "
715*5113495bSYour Name 			"last_msdu: %d "
716*5113495bSYour Name 			"sa_idx_timeout: %d "
717*5113495bSYour Name 			"da_idx_timeout: %d "
718*5113495bSYour Name 			"msdu_limit_error: %d "
719*5113495bSYour Name 			"flow_idx_timeout: %d "
720*5113495bSYour Name 			"flow_idx_invalid: %d "
721*5113495bSYour Name 			"wifi_parser_error: %d "
722*5113495bSYour Name 			"amsdu_parser_error: %d "
723*5113495bSYour Name 			"sa_is_valid: %d "
724*5113495bSYour Name 			"da_is_valid: %d "
725*5113495bSYour Name 			"da_is_mcbc: %d "
726*5113495bSYour Name 			"l3_header_padding: %d "
727*5113495bSYour Name 			"ipv6_options_crc: %d "
728*5113495bSYour Name 			"tcp_seq_number: %d "
729*5113495bSYour Name 			"tcp_ack_number: %d "
730*5113495bSYour Name 			"tcp_flag: %d "
731*5113495bSYour Name 			"lro_eligible: %d "
732*5113495bSYour Name 			"window_size: %d "
733*5113495bSYour Name 			"da_offset: %d "
734*5113495bSYour Name 			"sa_offset: %d "
735*5113495bSYour Name 			"da_offset_valid: %d "
736*5113495bSYour Name 			"sa_offset_valid: %d "
737*5113495bSYour Name 			"rule_indication_31_0: %d "
738*5113495bSYour Name 			"rule_indication_63_32: %d "
739*5113495bSYour Name 			"sa_idx: %d "
740*5113495bSYour Name 			"msdu_drop: %d "
741*5113495bSYour Name 			"reo_destination_indication: %d "
742*5113495bSYour Name 			"flow_idx: %d "
743*5113495bSYour Name 			"fse_metadata: %d "
744*5113495bSYour Name 			"cce_metadata: %d "
745*5113495bSYour Name 			"sa_sw_peer_id: %d ",
746*5113495bSYour Name 			msdu_end->rxpcu_mpdu_filter_in_category,
747*5113495bSYour Name 			msdu_end->sw_frame_group_id,
748*5113495bSYour Name 			msdu_end->phy_ppdu_id,
749*5113495bSYour Name 			msdu_end->ip_hdr_chksum,
750*5113495bSYour Name 			msdu_end->tcp_udp_chksum,
751*5113495bSYour Name 			msdu_end->key_id_octet,
752*5113495bSYour Name 			msdu_end->cce_super_rule,
753*5113495bSYour Name 			msdu_end->cce_classify_not_done_truncate,
754*5113495bSYour Name 			msdu_end->cce_classify_not_done_cce_dis,
755*5113495bSYour Name 			msdu_end->ext_wapi_pn_63_48,
756*5113495bSYour Name 			msdu_end->ext_wapi_pn_95_64,
757*5113495bSYour Name 			msdu_end->ext_wapi_pn_127_96,
758*5113495bSYour Name 			msdu_end->reported_mpdu_length,
759*5113495bSYour Name 			msdu_end->first_msdu,
760*5113495bSYour Name 			msdu_end->last_msdu,
761*5113495bSYour Name 			msdu_end->sa_idx_timeout,
762*5113495bSYour Name 			msdu_end->da_idx_timeout,
763*5113495bSYour Name 			msdu_end->msdu_limit_error,
764*5113495bSYour Name 			msdu_end->flow_idx_timeout,
765*5113495bSYour Name 			msdu_end->flow_idx_invalid,
766*5113495bSYour Name 			msdu_end->wifi_parser_error,
767*5113495bSYour Name 			msdu_end->amsdu_parser_error,
768*5113495bSYour Name 			msdu_end->sa_is_valid,
769*5113495bSYour Name 			msdu_end->da_is_valid,
770*5113495bSYour Name 			msdu_end->da_is_mcbc,
771*5113495bSYour Name 			msdu_end->l3_header_padding,
772*5113495bSYour Name 			msdu_end->ipv6_options_crc,
773*5113495bSYour Name 			msdu_end->tcp_seq_number,
774*5113495bSYour Name 			msdu_end->tcp_ack_number,
775*5113495bSYour Name 			msdu_end->tcp_flag,
776*5113495bSYour Name 			msdu_end->lro_eligible,
777*5113495bSYour Name 			msdu_end->window_size,
778*5113495bSYour Name 			msdu_end->da_offset,
779*5113495bSYour Name 			msdu_end->sa_offset,
780*5113495bSYour Name 			msdu_end->da_offset_valid,
781*5113495bSYour Name 			msdu_end->sa_offset_valid,
782*5113495bSYour Name 			msdu_end->rule_indication_31_0,
783*5113495bSYour Name 			msdu_end->rule_indication_63_32,
784*5113495bSYour Name 			msdu_end->sa_idx,
785*5113495bSYour Name 			msdu_end->msdu_drop,
786*5113495bSYour Name 			msdu_end->reo_destination_indication,
787*5113495bSYour Name 			msdu_end->flow_idx,
788*5113495bSYour Name 			msdu_end->fse_metadata,
789*5113495bSYour Name 			msdu_end->cce_metadata,
790*5113495bSYour Name 			msdu_end->sa_sw_peer_id);
791*5113495bSYour Name }
792*5113495bSYour Name 
793*5113495bSYour Name 
794*5113495bSYour Name /*
795*5113495bSYour Name  * Get tid from RX_MPDU_START
796*5113495bSYour Name  */
797*5113495bSYour Name #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
798*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info),	\
799*5113495bSYour Name 		RX_MPDU_INFO_3_TID_OFFSET)),		\
800*5113495bSYour Name 		RX_MPDU_INFO_3_TID_MASK,		\
801*5113495bSYour Name 		RX_MPDU_INFO_3_TID_LSB))
802*5113495bSYour Name 
hal_rx_mpdu_start_tid_get_8074v2(uint8_t * buf)803*5113495bSYour Name static uint32_t hal_rx_mpdu_start_tid_get_8074v2(uint8_t *buf)
804*5113495bSYour Name {
805*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
806*5113495bSYour Name 	struct rx_mpdu_start *mpdu_start =
807*5113495bSYour Name 			&pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
808*5113495bSYour Name 	uint32_t tid;
809*5113495bSYour Name 
810*5113495bSYour Name 	tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
811*5113495bSYour Name 
812*5113495bSYour Name 	return tid;
813*5113495bSYour Name }
814*5113495bSYour Name 
815*5113495bSYour Name #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
816*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),	\
817*5113495bSYour Name 	RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)),	\
818*5113495bSYour Name 	RX_MSDU_START_5_RECEPTION_TYPE_MASK,		\
819*5113495bSYour Name 	RX_MSDU_START_5_RECEPTION_TYPE_LSB))
820*5113495bSYour Name 
821*5113495bSYour Name /**
822*5113495bSYour Name  * hal_rx_msdu_start_reception_type_get_8074v2() - API to get the reception type
823*5113495bSYour Name  *                                                 Interval from rx_msdu_start
824*5113495bSYour Name  * @buf: pointer to the start of RX PKT TLV header
825*5113495bSYour Name  *
826*5113495bSYour Name  * Return: uint32_t(reception_type)
827*5113495bSYour Name  */
hal_rx_msdu_start_reception_type_get_8074v2(uint8_t * buf)828*5113495bSYour Name static uint32_t hal_rx_msdu_start_reception_type_get_8074v2(uint8_t *buf)
829*5113495bSYour Name {
830*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
831*5113495bSYour Name 	struct rx_msdu_start *msdu_start =
832*5113495bSYour Name 		&pkt_tlvs->msdu_start_tlv.rx_msdu_start;
833*5113495bSYour Name 	uint32_t reception_type;
834*5113495bSYour Name 
835*5113495bSYour Name 	reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
836*5113495bSYour Name 
837*5113495bSYour Name 	return reception_type;
838*5113495bSYour Name }
839*5113495bSYour Name 
840*5113495bSYour Name /* RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_OFFSET */
841*5113495bSYour Name #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end)		\
842*5113495bSYour Name 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end,		\
843*5113495bSYour Name 		RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_OFFSET)),	\
844*5113495bSYour Name 		RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_MASK,	\
845*5113495bSYour Name 		RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_LSB))
846*5113495bSYour Name /**
847*5113495bSYour Name  * hal_rx_msdu_end_da_idx_get_8074v2() - API to get da_idx from rx_msdu_end TLV
848*5113495bSYour Name  * @buf: pointer to the start of RX PKT TLV headers
849*5113495bSYour Name  *
850*5113495bSYour Name  * Return: da index
851*5113495bSYour Name  */
hal_rx_msdu_end_da_idx_get_8074v2(uint8_t * buf)852*5113495bSYour Name static uint16_t hal_rx_msdu_end_da_idx_get_8074v2(uint8_t *buf)
853*5113495bSYour Name {
854*5113495bSYour Name 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
855*5113495bSYour Name 	struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
856*5113495bSYour Name 	uint16_t da_idx;
857*5113495bSYour Name 
858*5113495bSYour Name 	da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
859*5113495bSYour Name 
860*5113495bSYour Name 	return da_idx;
861*5113495bSYour Name }
862