xref: /wlan-driver/qca-wifi-host-cmn/hal/wifi3.0/qcn6122/hal_qcn6122_tx.h (revision 5113495b16420b49004c444715d2daae2066e7dc)
1*5113495bSYour Name /*
2*5113495bSYour Name  * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
3*5113495bSYour Name  * Copyright (c) 2022-2023 Qualcomm Innovation Center, Inc. All rights reserved.
4*5113495bSYour Name  *
5*5113495bSYour Name  * Permission to use, copy, modify, and/or distribute this software for any
6*5113495bSYour Name  * purpose with or without fee is hereby granted, provided that the above
7*5113495bSYour Name  * copyright notice and this permission notice appear in all copies.
8*5113495bSYour Name  *
9*5113495bSYour Name  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10*5113495bSYour Name  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11*5113495bSYour Name  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12*5113495bSYour Name  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13*5113495bSYour Name  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14*5113495bSYour Name  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15*5113495bSYour Name  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16*5113495bSYour Name  */
17*5113495bSYour Name 
18*5113495bSYour Name #include "hal_hw_headers.h"
19*5113495bSYour Name #include "hal_internal.h"
20*5113495bSYour Name #include "cdp_txrx_mon_struct.h"
21*5113495bSYour Name #include "qdf_trace.h"
22*5113495bSYour Name #include "hal_rx.h"
23*5113495bSYour Name #include "hal_tx.h"
24*5113495bSYour Name #include "dp_types.h"
25*5113495bSYour Name #include "hal_api_mon.h"
26*5113495bSYour Name 
27*5113495bSYour Name /**
28*5113495bSYour Name  * hal_tx_desc_set_dscp_tid_table_id_6122() - Sets DSCP to TID conversion
29*5113495bSYour Name  *						table ID
30*5113495bSYour Name  * @desc: Handle to Tx Descriptor
31*5113495bSYour Name  * @id: DSCP to tid conversion table to be used for this frame
32*5113495bSYour Name  *
33*5113495bSYour Name  * Return: void
34*5113495bSYour Name  */
hal_tx_desc_set_dscp_tid_table_id_6122(void * desc,uint8_t id)35*5113495bSYour Name static void hal_tx_desc_set_dscp_tid_table_id_6122(void *desc, uint8_t id)
36*5113495bSYour Name {
37*5113495bSYour Name 	HAL_SET_FLD(desc, TCL_DATA_CMD_5,
38*5113495bSYour Name 		    DSCP_TID_TABLE_NUM) |=
39*5113495bSYour Name 		    HAL_TX_SM(TCL_DATA_CMD_5, DSCP_TID_TABLE_NUM, id);
40*5113495bSYour Name }
41*5113495bSYour Name 
42*5113495bSYour Name #define DSCP_TID_TABLE_SIZE 24
43*5113495bSYour Name #define NUM_WORDS_PER_DSCP_TID_TABLE (DSCP_TID_TABLE_SIZE / 4)
44*5113495bSYour Name #define HAL_TX_NUM_DSCP_REGISTER_SIZE 32
45*5113495bSYour Name 
46*5113495bSYour Name /**
47*5113495bSYour Name  * hal_tx_set_dscp_tid_map_6122() - Configure default DSCP to TID map table
48*5113495bSYour Name  * @soc: HAL SoC context
49*5113495bSYour Name  * @map: DSCP-TID mapping table
50*5113495bSYour Name  * @id: mapping table ID - 0,1
51*5113495bSYour Name  *
52*5113495bSYour Name  * DSCP are mapped to 8 TID values using TID values programmed
53*5113495bSYour Name  * in two set of mapping registers DSCP_TID1_MAP_<0 to 6> (id = 0)
54*5113495bSYour Name  * and DSCP_TID2_MAP_<0 to 6> (id = 1)
55*5113495bSYour Name  * Each mapping register has TID mapping for 10 DSCP values
56*5113495bSYour Name  *
57*5113495bSYour Name  * Return: none
58*5113495bSYour Name  */
hal_tx_set_dscp_tid_map_6122(struct hal_soc * soc,uint8_t * map,uint8_t id)59*5113495bSYour Name static void hal_tx_set_dscp_tid_map_6122(struct hal_soc *soc,
60*5113495bSYour Name 					 uint8_t *map, uint8_t id)
61*5113495bSYour Name {
62*5113495bSYour Name 	int i;
63*5113495bSYour Name 	uint32_t addr, cmn_reg_addr;
64*5113495bSYour Name 	uint32_t value = 0, regval;
65*5113495bSYour Name 	uint8_t val[DSCP_TID_TABLE_SIZE], cnt = 0;
66*5113495bSYour Name 
67*5113495bSYour Name 	if (id >= HAL_MAX_HW_DSCP_TID_MAPS_11AX)
68*5113495bSYour Name 		return;
69*5113495bSYour Name 
70*5113495bSYour Name 	cmn_reg_addr = HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_ADDR(
71*5113495bSYour Name 					SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
72*5113495bSYour Name 
73*5113495bSYour Name 	addr = HWIO_TCL_R0_DSCP_TID_MAP_n_ADDR(
74*5113495bSYour Name 				SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET,
75*5113495bSYour Name 				id * NUM_WORDS_PER_DSCP_TID_TABLE);
76*5113495bSYour Name 
77*5113495bSYour Name 	/* Enable read/write access */
78*5113495bSYour Name 	regval = HAL_REG_READ(soc, cmn_reg_addr);
79*5113495bSYour Name 	regval |=
80*5113495bSYour Name 	(1 << HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_DSCP_TID_MAP_PROGRAM_EN_SHFT);
81*5113495bSYour Name 
82*5113495bSYour Name 	HAL_REG_WRITE(soc, cmn_reg_addr, regval);
83*5113495bSYour Name 
84*5113495bSYour Name 	/* Write 8 (24 bits) DSCP-TID mappings in each iteration */
85*5113495bSYour Name 	for (i = 0; i < 64; i += 8) {
86*5113495bSYour Name 		value = (map[i] |
87*5113495bSYour Name 			(map[i + 1] << 0x3) |
88*5113495bSYour Name 			(map[i + 2] << 0x6) |
89*5113495bSYour Name 			(map[i + 3] << 0x9) |
90*5113495bSYour Name 			(map[i + 4] << 0xc) |
91*5113495bSYour Name 			(map[i + 5] << 0xf) |
92*5113495bSYour Name 			(map[i + 6] << 0x12) |
93*5113495bSYour Name 			(map[i + 7] << 0x15));
94*5113495bSYour Name 
95*5113495bSYour Name 		qdf_mem_copy(&val[cnt], &value, 3);
96*5113495bSYour Name 		cnt += 3;
97*5113495bSYour Name 	}
98*5113495bSYour Name 
99*5113495bSYour Name 	for (i = 0; i < DSCP_TID_TABLE_SIZE; i += 4) {
100*5113495bSYour Name 		regval = *(uint32_t *)(val + i);
101*5113495bSYour Name 		HAL_REG_WRITE(soc, addr,
102*5113495bSYour Name 			      (regval & HWIO_TCL_R0_DSCP_TID_MAP_n_RMSK));
103*5113495bSYour Name 		addr += 4;
104*5113495bSYour Name 	}
105*5113495bSYour Name 
106*5113495bSYour Name 	/* Disable read/write access */
107*5113495bSYour Name 	regval = HAL_REG_READ(soc, cmn_reg_addr);
108*5113495bSYour Name 	regval &=
109*5113495bSYour Name 	~(HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_DSCP_TID_MAP_PROGRAM_EN_BMSK);
110*5113495bSYour Name 
111*5113495bSYour Name 	HAL_REG_WRITE(soc, cmn_reg_addr, regval);
112*5113495bSYour Name }
113*5113495bSYour Name 
114*5113495bSYour Name /**
115*5113495bSYour Name  * hal_tx_update_dscp_tid_6122() - Update the dscp tid map table as
116*5113495bSYour Name  *                                 updated by user
117*5113495bSYour Name  * @soc: HAL SoC context
118*5113495bSYour Name  * @tid: TID
119*5113495bSYour Name  * @id: MAP ID
120*5113495bSYour Name  * @dscp: DSCP
121*5113495bSYour Name  *
122*5113495bSYour Name  * Return: void
123*5113495bSYour Name  */
hal_tx_update_dscp_tid_6122(struct hal_soc * soc,uint8_t tid,uint8_t id,uint8_t dscp)124*5113495bSYour Name static void hal_tx_update_dscp_tid_6122(struct hal_soc *soc, uint8_t tid,
125*5113495bSYour Name 					uint8_t id, uint8_t dscp)
126*5113495bSYour Name {
127*5113495bSYour Name 	uint32_t addr, addr1, cmn_reg_addr;
128*5113495bSYour Name 	uint32_t start_value = 0, end_value = 0;
129*5113495bSYour Name 	uint32_t regval;
130*5113495bSYour Name 	uint8_t end_bits = 0;
131*5113495bSYour Name 	uint8_t start_bits = 0;
132*5113495bSYour Name 	uint32_t start_index, end_index;
133*5113495bSYour Name 
134*5113495bSYour Name 	cmn_reg_addr = HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_ADDR(
135*5113495bSYour Name 					SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
136*5113495bSYour Name 
137*5113495bSYour Name 	addr = HWIO_TCL_R0_DSCP_TID_MAP_n_ADDR(
138*5113495bSYour Name 				SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET,
139*5113495bSYour Name 				id * NUM_WORDS_PER_DSCP_TID_TABLE);
140*5113495bSYour Name 
141*5113495bSYour Name 	start_index = dscp * HAL_TX_BITS_PER_TID;
142*5113495bSYour Name 	end_index = (start_index + (HAL_TX_BITS_PER_TID - 1))
143*5113495bSYour Name 		    % HAL_TX_NUM_DSCP_REGISTER_SIZE;
144*5113495bSYour Name 	start_index = start_index % HAL_TX_NUM_DSCP_REGISTER_SIZE;
145*5113495bSYour Name 	addr += (4 * ((dscp * HAL_TX_BITS_PER_TID) /
146*5113495bSYour Name 			HAL_TX_NUM_DSCP_REGISTER_SIZE));
147*5113495bSYour Name 
148*5113495bSYour Name 	if (end_index < start_index) {
149*5113495bSYour Name 		end_bits = end_index + 1;
150*5113495bSYour Name 		start_bits = HAL_TX_BITS_PER_TID - end_bits;
151*5113495bSYour Name 		start_value = tid << start_index;
152*5113495bSYour Name 		end_value = tid >> start_bits;
153*5113495bSYour Name 		addr1 = addr + 4;
154*5113495bSYour Name 	} else {
155*5113495bSYour Name 		start_bits = HAL_TX_BITS_PER_TID - end_bits;
156*5113495bSYour Name 		start_value = tid << start_index;
157*5113495bSYour Name 		addr1 = 0;
158*5113495bSYour Name 	}
159*5113495bSYour Name 
160*5113495bSYour Name 	/* Enable read/write access */
161*5113495bSYour Name 	regval = HAL_REG_READ(soc, cmn_reg_addr);
162*5113495bSYour Name 	regval |=
163*5113495bSYour Name 	(1 << HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_DSCP_TID_MAP_PROGRAM_EN_SHFT);
164*5113495bSYour Name 
165*5113495bSYour Name 	HAL_REG_WRITE(soc, cmn_reg_addr, regval);
166*5113495bSYour Name 
167*5113495bSYour Name 	regval = HAL_REG_READ(soc, addr);
168*5113495bSYour Name 
169*5113495bSYour Name 	if (end_index < start_index)
170*5113495bSYour Name 		regval &= (~0) >> start_bits;
171*5113495bSYour Name 	else
172*5113495bSYour Name 		regval &= ~(7 << start_index);
173*5113495bSYour Name 
174*5113495bSYour Name 	regval |= start_value;
175*5113495bSYour Name 
176*5113495bSYour Name 	HAL_REG_WRITE(soc, addr, (regval & HWIO_TCL_R0_DSCP_TID_MAP_n_RMSK));
177*5113495bSYour Name 
178*5113495bSYour Name 	if (addr1) {
179*5113495bSYour Name 		regval = HAL_REG_READ(soc, addr1);
180*5113495bSYour Name 		regval &= (~0) << end_bits;
181*5113495bSYour Name 		regval |= end_value;
182*5113495bSYour Name 
183*5113495bSYour Name 		HAL_REG_WRITE(soc, addr1, (regval &
184*5113495bSYour Name 			     HWIO_TCL_R0_DSCP_TID_MAP_n_RMSK));
185*5113495bSYour Name 	}
186*5113495bSYour Name 
187*5113495bSYour Name 	/* Disable read/write access */
188*5113495bSYour Name 	regval = HAL_REG_READ(soc, cmn_reg_addr);
189*5113495bSYour Name 	regval &=
190*5113495bSYour Name 	~(HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_DSCP_TID_MAP_PROGRAM_EN_BMSK);
191*5113495bSYour Name 	HAL_REG_WRITE(soc, cmn_reg_addr, regval);
192*5113495bSYour Name }
193*5113495bSYour Name 
194*5113495bSYour Name /**
195*5113495bSYour Name  * hal_tx_desc_set_lmac_id_6122 - Set the lmac_id value
196*5113495bSYour Name  * @desc: Handle to Tx Descriptor
197*5113495bSYour Name  * @lmac_id: mac Id to ast matching
198*5113495bSYour Name  *		     b00 – mac 0
199*5113495bSYour Name  *		     b01 – mac 1
200*5113495bSYour Name  *		     b10 – mac 2
201*5113495bSYour Name  *		     b11 – all macs (legacy HK way)
202*5113495bSYour Name  *
203*5113495bSYour Name  * Return: void
204*5113495bSYour Name  */
hal_tx_desc_set_lmac_id_6122(void * desc,uint8_t lmac_id)205*5113495bSYour Name static void hal_tx_desc_set_lmac_id_6122(void *desc, uint8_t lmac_id)
206*5113495bSYour Name {
207*5113495bSYour Name 	HAL_SET_FLD(desc, TCL_DATA_CMD_4, LMAC_ID) |=
208*5113495bSYour Name 		HAL_TX_SM(TCL_DATA_CMD_4, LMAC_ID, lmac_id);
209*5113495bSYour Name }
210*5113495bSYour Name 
211*5113495bSYour Name /**
212*5113495bSYour Name  * hal_tx_init_cmd_credit_ring_6122() - Initialize TCL command/credit SRNG
213*5113495bSYour Name  * @hal_soc_hdl: Handle to HAL SoC structure
214*5113495bSYour Name  * @hal_ring_hdl: Handle to HAL SRNG structure
215*5113495bSYour Name  *
216*5113495bSYour Name  * Return: none
217*5113495bSYour Name  */
218*5113495bSYour Name static inline void
hal_tx_init_cmd_credit_ring_6122(hal_soc_handle_t hal_soc_hdl,hal_ring_handle_t hal_ring_hdl)219*5113495bSYour Name hal_tx_init_cmd_credit_ring_6122(hal_soc_handle_t hal_soc_hdl,
220*5113495bSYour Name 				 hal_ring_handle_t hal_ring_hdl)
221*5113495bSYour Name {
222*5113495bSYour Name 	uint8_t *desc_addr;
223*5113495bSYour Name 	struct hal_srng_params srng_params;
224*5113495bSYour Name 	uint32_t desc_size;
225*5113495bSYour Name 	uint32_t num_desc;
226*5113495bSYour Name 
227*5113495bSYour Name 	hal_get_srng_params(hal_soc_hdl, hal_ring_hdl, &srng_params);
228*5113495bSYour Name 
229*5113495bSYour Name 	desc_addr = (uint8_t *)srng_params.ring_base_vaddr;
230*5113495bSYour Name 	desc_size = sizeof(struct tcl_data_cmd);
231*5113495bSYour Name 	num_desc = srng_params.num_entries;
232*5113495bSYour Name 
233*5113495bSYour Name 	while (num_desc) {
234*5113495bSYour Name 		/* using CMD/CREDIT Ring to send DATA CMD tag */
235*5113495bSYour Name 		HAL_TX_DESC_SET_TLV_HDR(desc_addr, WIFITCL_DATA_CMD_E,
236*5113495bSYour Name 					desc_size);
237*5113495bSYour Name 		desc_addr += (desc_size + sizeof(struct tlv_32_hdr));
238*5113495bSYour Name 		num_desc--;
239*5113495bSYour Name 	}
240*5113495bSYour Name }
241