xref: /wlan-driver/qca-wifi-host-cmn/hif/src/ar9888def.c (revision 5113495b16420b49004c444715d2daae2066e7dc)
1*5113495bSYour Name /*
2*5113495bSYour Name  * Copyright (c) 2013,2016,2018 The Linux Foundation. All rights reserved.
3*5113495bSYour Name  *
4*5113495bSYour Name  * Permission to use, copy, modify, and/or distribute this software for
5*5113495bSYour Name  * any purpose with or without fee is hereby granted, provided that the
6*5113495bSYour Name  * above copyright notice and this permission notice appear in all
7*5113495bSYour Name  * copies.
8*5113495bSYour Name  *
9*5113495bSYour Name  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
10*5113495bSYour Name  * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
11*5113495bSYour Name  * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
12*5113495bSYour Name  * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
13*5113495bSYour Name  * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
14*5113495bSYour Name  * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
15*5113495bSYour Name  * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
16*5113495bSYour Name  * PERFORMANCE OF THIS SOFTWARE.
17*5113495bSYour Name  */
18*5113495bSYour Name 
19*5113495bSYour Name #include "qdf_module.h"
20*5113495bSYour Name 
21*5113495bSYour Name #if defined(AR9888_HEADERS_DEF)
22*5113495bSYour Name #define AR9888 1
23*5113495bSYour Name 
24*5113495bSYour Name #define WLAN_HEADERS 1
25*5113495bSYour Name #include "common_drv.h"
26*5113495bSYour Name #include "AR9888/v2/soc_addrs.h"
27*5113495bSYour Name #include "AR9888/v2/hw/apb_athr_wlan_map.h"
28*5113495bSYour Name #include "AR9888/v2/hw/gpio_athr_wlan_reg.h"
29*5113495bSYour Name #include "AR9888/v2/hw/rtc_soc_reg.h"
30*5113495bSYour Name #include "AR9888/v2/hw/rtc_wlan_reg.h"
31*5113495bSYour Name #include "AR9888/v2/hw/si_reg.h"
32*5113495bSYour Name #include "AR9888/v2/extra/hw/pcie_local_reg.h"
33*5113495bSYour Name 
34*5113495bSYour Name #include "AR9888/v2/extra/hw/soc_core_reg.h"
35*5113495bSYour Name #include "AR9888/v2/hw/soc_pcie_reg.h"
36*5113495bSYour Name #include "AR9888/v2/extra/hw/ce_reg_csr.h"
37*5113495bSYour Name #include "AR9888/v2/hw/ce_wrapper_reg_csr.h"
38*5113495bSYour Name 
39*5113495bSYour Name #include <AR9888/v2/hw/mac_descriptors/rx_attention.h>
40*5113495bSYour Name #include <AR9888/v2/hw/mac_descriptors/rx_frag_info.h>
41*5113495bSYour Name #include <AR9888/v2/hw/mac_descriptors/rx_msdu_start.h>
42*5113495bSYour Name #include <AR9888/v2/hw/mac_descriptors/rx_msdu_end.h>
43*5113495bSYour Name #include <AR9888/v2/hw/mac_descriptors/rx_mpdu_start.h>
44*5113495bSYour Name #include <AR9888/v2/hw/mac_descriptors/rx_mpdu_end.h>
45*5113495bSYour Name #include <AR9888/v2/hw/mac_descriptors/rx_ppdu_start.h>
46*5113495bSYour Name #include <AR9888/v2/hw/mac_descriptors/rx_ppdu_end.h>
47*5113495bSYour Name 
48*5113495bSYour Name /* TBDXXX: Eventually, this Base Address will be defined in HW header files */
49*5113495bSYour Name #define PCIE_LOCAL_BASE_ADDRESS 0x80000
50*5113495bSYour Name 
51*5113495bSYour Name #define FW_EVENT_PENDING_ADDRESS (SOC_CORE_BASE_ADDRESS+SCRATCH_3_ADDRESS)
52*5113495bSYour Name #define DRAM_BASE_ADDRESS TARG_DRAM_START
53*5113495bSYour Name 
54*5113495bSYour Name /* Backwards compatibility -- TBDXXX */
55*5113495bSYour Name 
56*5113495bSYour Name #define MISSING 0
57*5113495bSYour Name 
58*5113495bSYour Name #define SYSTEM_SLEEP_OFFSET                     SOC_SYSTEM_SLEEP_OFFSET
59*5113495bSYour Name #define WLAN_SYSTEM_SLEEP_OFFSET                SOC_SYSTEM_SLEEP_OFFSET
60*5113495bSYour Name #define WLAN_RESET_CONTROL_OFFSET               SOC_RESET_CONTROL_OFFSET
61*5113495bSYour Name #define CLOCK_CONTROL_OFFSET                    SOC_CLOCK_CONTROL_OFFSET
62*5113495bSYour Name #define CLOCK_CONTROL_SI0_CLK_MASK              SOC_CLOCK_CONTROL_SI0_CLK_MASK
63*5113495bSYour Name #define RESET_CONTROL_MBOX_RST_MASK             MISSING
64*5113495bSYour Name #define RESET_CONTROL_SI0_RST_MASK              SOC_RESET_CONTROL_SI0_RST_MASK
65*5113495bSYour Name #define GPIO_BASE_ADDRESS                       WLAN_GPIO_BASE_ADDRESS
66*5113495bSYour Name #define GPIO_PIN0_OFFSET                        WLAN_GPIO_PIN0_ADDRESS
67*5113495bSYour Name #define GPIO_PIN1_OFFSET                        WLAN_GPIO_PIN1_ADDRESS
68*5113495bSYour Name #define GPIO_PIN0_CONFIG_MASK                   WLAN_GPIO_PIN0_CONFIG_MASK
69*5113495bSYour Name #define GPIO_PIN1_CONFIG_MASK                   WLAN_GPIO_PIN1_CONFIG_MASK
70*5113495bSYour Name #define SI_BASE_ADDRESS                         WLAN_SI_BASE_ADDRESS
71*5113495bSYour Name #define SCRATCH_BASE_ADDRESS                    SOC_CORE_BASE_ADDRESS
72*5113495bSYour Name #define LOCAL_SCRATCH_OFFSET                    0x18
73*5113495bSYour Name #define CPU_CLOCK_OFFSET                        SOC_CPU_CLOCK_OFFSET
74*5113495bSYour Name #define LPO_CAL_OFFSET                          SOC_LPO_CAL_OFFSET
75*5113495bSYour Name #define GPIO_PIN10_OFFSET                       WLAN_GPIO_PIN10_ADDRESS
76*5113495bSYour Name #define GPIO_PIN11_OFFSET                       WLAN_GPIO_PIN11_ADDRESS
77*5113495bSYour Name #define GPIO_PIN12_OFFSET                       WLAN_GPIO_PIN12_ADDRESS
78*5113495bSYour Name #define GPIO_PIN13_OFFSET                       WLAN_GPIO_PIN13_ADDRESS
79*5113495bSYour Name #define CPU_CLOCK_STANDARD_LSB                  SOC_CPU_CLOCK_STANDARD_LSB
80*5113495bSYour Name #define CPU_CLOCK_STANDARD_MASK                 SOC_CPU_CLOCK_STANDARD_MASK
81*5113495bSYour Name #define LPO_CAL_ENABLE_LSB                      SOC_LPO_CAL_ENABLE_LSB
82*5113495bSYour Name #define LPO_CAL_ENABLE_MASK                     SOC_LPO_CAL_ENABLE_MASK
83*5113495bSYour Name #define ANALOG_INTF_BASE_ADDRESS                WLAN_ANALOG_INTF_BASE_ADDRESS
84*5113495bSYour Name #define MBOX_BASE_ADDRESS                       MISSING
85*5113495bSYour Name #define INT_STATUS_ENABLE_ERROR_LSB             MISSING
86*5113495bSYour Name #define INT_STATUS_ENABLE_ERROR_MASK            MISSING
87*5113495bSYour Name #define INT_STATUS_ENABLE_CPU_LSB               MISSING
88*5113495bSYour Name #define INT_STATUS_ENABLE_CPU_MASK              MISSING
89*5113495bSYour Name #define INT_STATUS_ENABLE_COUNTER_LSB           MISSING
90*5113495bSYour Name #define INT_STATUS_ENABLE_COUNTER_MASK          MISSING
91*5113495bSYour Name #define INT_STATUS_ENABLE_MBOX_DATA_LSB         MISSING
92*5113495bSYour Name #define INT_STATUS_ENABLE_MBOX_DATA_MASK        MISSING
93*5113495bSYour Name #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_LSB    MISSING
94*5113495bSYour Name #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_MASK   MISSING
95*5113495bSYour Name #define ERROR_STATUS_ENABLE_TX_OVERFLOW_LSB     MISSING
96*5113495bSYour Name #define ERROR_STATUS_ENABLE_TX_OVERFLOW_MASK    MISSING
97*5113495bSYour Name #define COUNTER_INT_STATUS_ENABLE_BIT_LSB       MISSING
98*5113495bSYour Name #define COUNTER_INT_STATUS_ENABLE_BIT_MASK      MISSING
99*5113495bSYour Name #define INT_STATUS_ENABLE_ADDRESS               MISSING
100*5113495bSYour Name #define CPU_INT_STATUS_ENABLE_BIT_LSB           MISSING
101*5113495bSYour Name #define CPU_INT_STATUS_ENABLE_BIT_MASK          MISSING
102*5113495bSYour Name #define HOST_INT_STATUS_ADDRESS                 MISSING
103*5113495bSYour Name #define CPU_INT_STATUS_ADDRESS                  MISSING
104*5113495bSYour Name #define ERROR_INT_STATUS_ADDRESS                MISSING
105*5113495bSYour Name #define ERROR_INT_STATUS_WAKEUP_MASK            MISSING
106*5113495bSYour Name #define ERROR_INT_STATUS_WAKEUP_LSB             MISSING
107*5113495bSYour Name #define ERROR_INT_STATUS_RX_UNDERFLOW_MASK      MISSING
108*5113495bSYour Name #define ERROR_INT_STATUS_RX_UNDERFLOW_LSB       MISSING
109*5113495bSYour Name #define ERROR_INT_STATUS_TX_OVERFLOW_MASK       MISSING
110*5113495bSYour Name #define ERROR_INT_STATUS_TX_OVERFLOW_LSB        MISSING
111*5113495bSYour Name #define COUNT_DEC_ADDRESS                       MISSING
112*5113495bSYour Name #define HOST_INT_STATUS_CPU_MASK                MISSING
113*5113495bSYour Name #define HOST_INT_STATUS_CPU_LSB                 MISSING
114*5113495bSYour Name #define HOST_INT_STATUS_ERROR_MASK              MISSING
115*5113495bSYour Name #define HOST_INT_STATUS_ERROR_LSB               MISSING
116*5113495bSYour Name #define HOST_INT_STATUS_COUNTER_MASK            MISSING
117*5113495bSYour Name #define HOST_INT_STATUS_COUNTER_LSB             MISSING
118*5113495bSYour Name #define RX_LOOKAHEAD_VALID_ADDRESS              MISSING
119*5113495bSYour Name #define WINDOW_DATA_ADDRESS                     MISSING
120*5113495bSYour Name #define WINDOW_READ_ADDR_ADDRESS                MISSING
121*5113495bSYour Name #define WINDOW_WRITE_ADDR_ADDRESS               MISSING
122*5113495bSYour Name /* MAC descriptor */
123*5113495bSYour Name #define RX_ATTENTION_0_PHY_DATA_TYPE_MASK       MISSING
124*5113495bSYour Name #define RX_MSDU_END_8_LRO_ELIGIBLE_MASK         MISSING
125*5113495bSYour Name #define RX_MSDU_END_8_LRO_ELIGIBLE_LSB          MISSING
126*5113495bSYour Name #define RX_MSDU_END_8_L3_HEADER_PADDING_LSB     MISSING
127*5113495bSYour Name #define RX_MSDU_END_8_L3_HEADER_PADDING_MASK    MISSING
128*5113495bSYour Name #define RX_PPDU_END_ANTENNA_OFFSET_DWORD (RX_PPDU_END_19_RX_ANTENNA_OFFSET >> 2)
129*5113495bSYour Name #define MSDU_LINK_EXT_3_TCP_OVER_IPV4_CHECKSUM_EN_MASK  MISSING
130*5113495bSYour Name #define MSDU_LINK_EXT_3_TCP_OVER_IPV6_CHECKSUM_EN_MASK  MISSING
131*5113495bSYour Name #define MSDU_LINK_EXT_3_UDP_OVER_IPV4_CHECKSUM_EN_MASK  MISSING
132*5113495bSYour Name #define MSDU_LINK_EXT_3_UDP_OVER_IPV6_CHECKSUM_EN_MASK  MISSING
133*5113495bSYour Name #define MSDU_LINK_EXT_3_TCP_OVER_IPV4_CHECKSUM_EN_LSB   MISSING
134*5113495bSYour Name #define MSDU_LINK_EXT_3_TCP_OVER_IPV6_CHECKSUM_EN_LSB   MISSING
135*5113495bSYour Name #define MSDU_LINK_EXT_3_UDP_OVER_IPV4_CHECKSUM_EN_LSB   MISSING
136*5113495bSYour Name #define MSDU_LINK_EXT_3_UDP_OVER_IPV6_CHECKSUM_EN_LSB   MISSING
137*5113495bSYour Name /* GPIO Register */
138*5113495bSYour Name 
139*5113495bSYour Name #define GPIO_ENABLE_W1TS_LOW_ADDRESS WLAN_GPIO_ENABLE_W1TS_LOW_ADDRESS
140*5113495bSYour Name #define GPIO_PIN0_CONFIG_LSB         WLAN_GPIO_PIN0_CONFIG_LSB
141*5113495bSYour Name #define GPIO_PIN0_PAD_PULL_LSB       WLAN_GPIO_PIN0_PAD_PULL_LSB
142*5113495bSYour Name #define GPIO_PIN0_PAD_PULL_MASK      WLAN_GPIO_PIN0_PAD_PULL_MASK
143*5113495bSYour Name /* CE descriptor */
144*5113495bSYour Name #define CE_SRC_DESC_SIZE_DWORD         2
145*5113495bSYour Name #define CE_DEST_DESC_SIZE_DWORD        2
146*5113495bSYour Name #define CE_SRC_DESC_SRC_PTR_OFFSET_DWORD    0
147*5113495bSYour Name #define CE_SRC_DESC_INFO_OFFSET_DWORD       1
148*5113495bSYour Name #define CE_DEST_DESC_DEST_PTR_OFFSET_DWORD  0
149*5113495bSYour Name #define CE_DEST_DESC_INFO_OFFSET_DWORD      1
150*5113495bSYour Name #define CE_SRC_DESC_INFO_HOST_INT_DISABLE_MASK     MISSING
151*5113495bSYour Name #define CE_SRC_DESC_INFO_HOST_INT_DISABLE_SHIFT    MISSING
152*5113495bSYour Name #define CE_SRC_DESC_INFO_TARGET_INT_DISABLE_MASK   MISSING
153*5113495bSYour Name #define CE_SRC_DESC_INFO_TARGET_INT_DISABLE_SHIFT  MISSING
154*5113495bSYour Name #define CE_DEST_DESC_INFO_HOST_INT_DISABLE_MASK    MISSING
155*5113495bSYour Name #define CE_DEST_DESC_INFO_HOST_INT_DISABLE_SHIFT   MISSING
156*5113495bSYour Name #define CE_DEST_DESC_INFO_TARGET_INT_DISABLE_MASK  MISSING
157*5113495bSYour Name #define CE_DEST_DESC_INFO_TARGET_INT_DISABLE_SHIFT MISSING
158*5113495bSYour Name #if _BYTE_ORDER == _BIG_ENDIAN
159*5113495bSYour Name #define CE_SRC_DESC_INFO_NBYTES_MASK               0xFFFF0000
160*5113495bSYour Name #define CE_SRC_DESC_INFO_NBYTES_SHIFT              16
161*5113495bSYour Name #define CE_SRC_DESC_INFO_GATHER_MASK               0x00008000
162*5113495bSYour Name #define CE_SRC_DESC_INFO_GATHER_SHIFT              15
163*5113495bSYour Name #define CE_SRC_DESC_INFO_BYTE_SWAP_MASK            0x00004000
164*5113495bSYour Name #define CE_SRC_DESC_INFO_BYTE_SWAP_SHIFT           14
165*5113495bSYour Name #define CE_SRC_DESC_INFO_META_DATA_MASK            0x00003FFF
166*5113495bSYour Name #define CE_SRC_DESC_INFO_META_DATA_SHIFT           0
167*5113495bSYour Name #else
168*5113495bSYour Name #define CE_SRC_DESC_INFO_NBYTES_MASK               0x0000FFFF
169*5113495bSYour Name #define CE_SRC_DESC_INFO_NBYTES_SHIFT              0
170*5113495bSYour Name #define CE_SRC_DESC_INFO_GATHER_MASK               0x00010000
171*5113495bSYour Name #define CE_SRC_DESC_INFO_GATHER_SHIFT              16
172*5113495bSYour Name #define CE_SRC_DESC_INFO_BYTE_SWAP_MASK            0x00020000
173*5113495bSYour Name #define CE_SRC_DESC_INFO_BYTE_SWAP_SHIFT           17
174*5113495bSYour Name #define CE_SRC_DESC_INFO_META_DATA_MASK            0xFFFC0000
175*5113495bSYour Name #define CE_SRC_DESC_INFO_META_DATA_SHIFT           18
176*5113495bSYour Name #endif
177*5113495bSYour Name #if _BYTE_ORDER == _BIG_ENDIAN
178*5113495bSYour Name #define CE_DEST_DESC_INFO_NBYTES_MASK              0xFFFF0000
179*5113495bSYour Name #define CE_DEST_DESC_INFO_NBYTES_SHIFT             16
180*5113495bSYour Name #define CE_DEST_DESC_INFO_GATHER_MASK              0x00008000
181*5113495bSYour Name #define CE_DEST_DESC_INFO_GATHER_SHIFT             15
182*5113495bSYour Name #define CE_DEST_DESC_INFO_BYTE_SWAP_MASK           0x00004000
183*5113495bSYour Name #define CE_DEST_DESC_INFO_BYTE_SWAP_SHIFT          14
184*5113495bSYour Name #define CE_DEST_DESC_INFO_META_DATA_MASK           0x00003FFF
185*5113495bSYour Name #define CE_DEST_DESC_INFO_META_DATA_SHIFT          0
186*5113495bSYour Name #else
187*5113495bSYour Name #define CE_DEST_DESC_INFO_NBYTES_MASK              0x0000FFFF
188*5113495bSYour Name #define CE_DEST_DESC_INFO_NBYTES_SHIFT             0
189*5113495bSYour Name #define CE_DEST_DESC_INFO_GATHER_MASK              0x00010000
190*5113495bSYour Name #define CE_DEST_DESC_INFO_GATHER_SHIFT             16
191*5113495bSYour Name #define CE_DEST_DESC_INFO_BYTE_SWAP_MASK           0x00020000
192*5113495bSYour Name #define CE_DEST_DESC_INFO_BYTE_SWAP_SHIFT          17
193*5113495bSYour Name #define CE_DEST_DESC_INFO_META_DATA_MASK           0xFFFC0000
194*5113495bSYour Name #define CE_DEST_DESC_INFO_META_DATA_SHIFT          18
195*5113495bSYour Name #endif
196*5113495bSYour Name 
197*5113495bSYour Name #define MY_TARGET_DEF AR9888_TARGETdef
198*5113495bSYour Name #define MY_HOST_DEF AR9888_HOSTdef
199*5113495bSYour Name #define MY_CEREG_DEF AR9888_CE_TARGETdef
200*5113495bSYour Name #define MY_TARGET_BOARD_DATA_SZ AR9888_BOARD_DATA_SZ
201*5113495bSYour Name #define MY_TARGET_BOARD_EXT_DATA_SZ AR9888_BOARD_EXT_DATA_SZ
202*5113495bSYour Name #include "targetdef.h"
203*5113495bSYour Name #include "hostdef.h"
204*5113495bSYour Name qdf_export_symbol(AR9888_CE_TARGETdef);
205*5113495bSYour Name #else
206*5113495bSYour Name #include "common_drv.h"
207*5113495bSYour Name #include "targetdef.h"
208*5113495bSYour Name #include "hostdef.h"
209*5113495bSYour Name struct targetdef_s *AR9888_TARGETdef;
210*5113495bSYour Name struct hostdef_s *AR9888_HOSTdef;
211*5113495bSYour Name #endif /*AR9888_HEADERS_DEF */
212*5113495bSYour Name qdf_export_symbol(AR9888_TARGETdef);
213*5113495bSYour Name qdf_export_symbol(AR9888_HOSTdef);
214